SVE Instruction List by Dougall Johnson
FMLS (indexed): Floating-point fused multiply-subtract by indexed elements (Zda = Zda + -Zn * Zm[indexed])
FMLS Zda.H, Zn.H, Zm.H[imm] (SVE (SME
svfloat16_t svmls_lane[_f16](svfloat16_t op1, svfloat16_t op2, svfloat16_t op3, uint64_t imm_index)
128-bit SVE
Within each 128-bit segment, for each 16-bit float, set (4) to the element from (1) specified by imm
, multiplied by (2), minus (3).
256-bit SVE
Within each 128-bit segment, for each 16-bit float, set (4) to the element from (1) specified by imm
, multiplied by (2), minus (3).
512-bit SVE
Within each 128-bit segment, for each 16-bit float, set (4) to the element from (1) specified by imm
, multiplied by (2), minus (3).
Larger sizes
1024-bit SVE
Within each 128-bit segment, for each 16-bit float, set (4) to the element from (1) specified by imm
, multiplied by (2), minus (3).
2048-bit SVE
Within each 128-bit segment, for each 16-bit float, set (4) to the element from (1) specified by imm
, multiplied by (2), minus (3).
Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.