SVE Instruction List by Dougall Johnson
LD1D (scalar plus immediate, single register): Contiguous load unsigned doublewords to vector (immediate index)
LD1D { Zt.D }, Pg/Z, [Xn{, #imm, MUL VL}] (SVE (SME
svfloat64_t svld1_vnum[_f64](svbool_t pg, const float64_t *base, int64_t vnum)
svint64_t svld1_vnum[_s64](svbool_t pg, const int64_t *base, int64_t vnum)
svuint64_t svld1_vnum[_u64](svbool_t pg, const uint64_t *base, int64_t vnum)
128-bit SVE
Load 64-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.
256-bit SVE
Load 64-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.
512-bit SVE
Load 64-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.
Larger sizes
1024-bit SVE
Load 64-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.
2048-bit SVE
Load 64-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.
Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.