SVE Instruction List by Dougall Johnson
See "LD1H (scalar plus immediate, single register)" in the exploration tools

LD1H (scalar plus immediate, single register): Contiguous load unsigned halfwords to vector (immediate index)

LD1H { Zt.H }, Pg/Z, [Xn{, #imm, MUL VL}] (SVE (SME
svbfloat16_t svld1_vnum[_bf16](svbool_t pg, const bfloat16_t *base, int64_t vnum)
svfloat16_t svld1_vnum[_f16](svbool_t pg, const float16_t *base, int64_t vnum)
svint16_t svld1_vnum[_s16](svbool_t pg, const int16_t *base, int64_t vnum)
svuint16_t svld1_vnum[_u16](svbool_t pg, const uint16_t *base, int64_t vnum)

128-bit SVE

Load 16-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

256-bit SVE

Load 16-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

512-bit SVE

Load 16-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

Larger sizes

1024-bit SVE

Load 16-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

2048-bit SVE

Load 16-bit values from the memory operand (1) into the register (2). If the predicate bit corresponding to an element in (2) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.