SVE Instruction List by Dougall Johnson
See "LD1SW (scalar plus vector)" in the exploration tools

LD1SW (scalar plus vector): Gather load signed words to vector (vector index)

LD1SW { Zt.D }, Pg/Z, [Xn, Zm.D, LSL #2] (SVE+NS
svint64_t svld1sw_gather_[s64]index_s64(svbool_t pg, const int32_t *base, svint64_t indices)
svuint64_t svld1sw_gather_[s64]index_u64(svbool_t pg, const int32_t *base, svint64_t indices)
svint64_t svld1sw_gather_[u64]index_s64(svbool_t pg, const int32_t *base, svuint64_t indices)
svuint64_t svld1sw_gather_[u64]index_u64(svbool_t pg, const int32_t *base, svuint64_t indices)

128-bit SVE

Gather (load) and sign extend 32-bit values into (3), from a base address (Xn/base), plus each corresponding 64-bit offset from (2) multiplied by four. If the predicate bit from (1) corresponding to an element in (3) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

256-bit SVE

Gather (load) and sign extend 32-bit values into (3), from a base address (Xn/base), plus each corresponding 64-bit offset from (2) multiplied by four. If the predicate bit from (1) corresponding to an element in (3) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

512-bit SVE

Gather (load) and sign extend 32-bit values into (3), from a base address (Xn/base), plus each corresponding 64-bit offset from (2) multiplied by four. If the predicate bit from (1) corresponding to an element in (3) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

Larger sizes

1024-bit SVE

Gather (load) and sign extend 32-bit values into (3), from a base address (Xn/base), plus each corresponding 64-bit offset from (2) multiplied by four. If the predicate bit from (1) corresponding to an element in (3) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

2048-bit SVE

Gather (load) and sign extend 32-bit values into (3), from a base address (Xn/base), plus each corresponding 64-bit offset from (2) multiplied by four. If the predicate bit from (1) corresponding to an element in (3) is zero, that load is skipped, and cannot cause a fault, and the element is set to zero.

Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.