SVE Instruction List by Dougall Johnson
LD2W (scalar plus scalar): Contiguous load two-word structures to two vectors (scalar index)
LD2W { Zt1.S, Zt2.S }, Pg/Z, [Xn, Xm, LSL #2] (SVE (SME
svfloat32x2_t svld2[_f32](svbool_t pg, const float32_t *base)
svint32x2_t svld2[_s32](svbool_t pg, const int32_t *base)
svuint32x2_t svld2[_u32](svbool_t pg, const uint32_t *base)
128-bit SVE
Load and deinterleave pairs of interleaved 32-bit values from the memory operand (1) into the 32-bit elements of two consecutive registers (2) and (3). If the predicate bit corresponding to an element in (2) and (3) is zero, those two contiguous loads are skipped, and cannot cause a fault, and the elements are set to zero.
256-bit SVE
Load and deinterleave pairs of interleaved 32-bit values from the memory operand (1) into the 32-bit elements of two consecutive registers (2) and (3). If the predicate bit corresponding to an element in (2) and (3) is zero, those two contiguous loads are skipped, and cannot cause a fault, and the elements are set to zero.
512-bit SVE
Load and deinterleave pairs of interleaved 32-bit values from the memory operand (1) into the 32-bit elements of two consecutive registers (2) and (3). If the predicate bit corresponding to an element in (2) and (3) is zero, those two contiguous loads are skipped, and cannot cause a fault, and the elements are set to zero.
Larger sizes
1024-bit SVE
Load and deinterleave pairs of interleaved 32-bit values from the memory operand (1) into the 32-bit elements of two consecutive registers (2) and (3). If the predicate bit corresponding to an element in (2) and (3) is zero, those two contiguous loads are skipped, and cannot cause a fault, and the elements are set to zero.
2048-bit SVE
Load and deinterleave pairs of interleaved 32-bit values from the memory operand (1) into the 32-bit elements of two consecutive registers (2) and (3). If the predicate bit corresponding to an element in (2) and (3) is zero, those two contiguous loads are skipped, and cannot cause a fault, and the elements are set to zero.
Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.