SVE Instruction List by Dougall Johnson
LSR (vectors): Logical shift right by vector (predicated)
LSR Zdn.D, Pg/M, Zdn.D, Zm.D (SVE (SME
svuint64_t svlsr[_u64]_m(svbool_t pg, svuint64_t op1, svuint64_t op2)
128-bit SVE

For each 64-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 63 or less than 0, the result is 0.
256-bit SVE

For each 64-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 63 or less than 0, the result is 0.
512-bit SVE

For each 64-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 63 or less than 0, the result is 0.
Larger sizes
1024-bit SVE

For each 64-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 63 or less than 0, the result is 0.
2048-bit SVE

For each 64-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 63 or less than 0, the result is 0.
Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.