SVE Instruction List by Dougall Johnson
LSR (vectors): Logical shift right by vector (predicated)
LSR Zdn.B, Pg/M, Zdn.B, Zm.B (SVE (SME
svuint8_t svlsr[_u8]_m(svbool_t pg, svuint8_t op1, svuint8_t op2)
128-bit SVE

For each 8-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 7 or less than 0, the result is 0.
256-bit SVE

For each 8-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 7 or less than 0, the result is 0.
512-bit SVE

For each 8-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 7 or less than 0, the result is 0.
Larger sizes
1024-bit SVE

For each 8-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 7 or less than 0, the result is 0.
2048-bit SVE

For each 8-bit unsigned integer set (3) to (1) >> (2). If (2) is greater than 7 or less than 0, the result is 0.
Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.