SVE Instruction List by Dougall Johnson
See "LSR (immediate, unpredicated)" in the exploration tools

LSR (immediate, unpredicated): Logical shift right by immediate (unpredicated)

LSR Zd.H, Zn.H, #const (SVE (SME
svuint16_t svlsr[_n_u16]_x(svbool_t pg, svuint16_t op1, uint16_t op2)
svuint16_t svlsr_wide[_n_u16]_x(svbool_t pg, svuint16_t op1, uint64_t op2)

128-bit SVE

For each 16-bit unsigned integer set (2) to (1) >> const. The shift amount is limited to 1 ≤ const ≤ 16.

256-bit SVE

For each 16-bit unsigned integer set (2) to (1) >> const. The shift amount is limited to 1 ≤ const ≤ 16.

512-bit SVE

For each 16-bit unsigned integer set (2) to (1) >> const. The shift amount is limited to 1 ≤ const ≤ 16.

Larger sizes

1024-bit SVE

For each 16-bit unsigned integer set (2) to (1) >> const. The shift amount is limited to 1 ≤ const ≤ 16.

2048-bit SVE

For each 16-bit unsigned integer set (2) to (1) >> const. The shift amount is limited to 1 ≤ const ≤ 16.

Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.