SVE Instruction List by Dougall Johnson
See "LSRR" in the exploration tools

LSRR: Reversed logical shift right by vector (predicated)

LSRR Zdn.H, Pg/M, Zdn.H, Zm.H (SVE (SME

128-bit SVE

For each 16-bit unsigned integer set (3) to (2) >> (1). If (1) is greater than 15 or less than 0, the result is 0.

256-bit SVE

For each 16-bit unsigned integer set (3) to (2) >> (1). If (1) is greater than 15 or less than 0, the result is 0.

512-bit SVE

For each 16-bit unsigned integer set (3) to (2) >> (1). If (1) is greater than 15 or less than 0, the result is 0.

Larger sizes

1024-bit SVE

For each 16-bit unsigned integer set (3) to (2) >> (1). If (1) is greater than 15 or less than 0, the result is 0.

2048-bit SVE

For each 16-bit unsigned integer set (3) to (2) >> (1). If (1) is greater than 15 or less than 0, the result is 0.

Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.