SVE Instruction List by Dougall Johnson
SQSUB (vectors, predicated): Signed saturating subtraction (predicated)
SQSUB Zdn.H, Pg/M, Zdn.H, Zm.H (SVE2 (SME
svint16_t svqsub[_s16]_m(svbool_t pg, svint16_t op1, svint16_t op2)
128-bit SVE
For each 16-bit integer set (3) to (1) − (2), with signed saturation to 0x7FFF or −0x8000 on overflow.
256-bit SVE
For each 16-bit integer set (3) to (1) − (2), with signed saturation to 0x7FFF or −0x8000 on overflow.
512-bit SVE
For each 16-bit integer set (3) to (1) − (2), with signed saturation to 0x7FFF or −0x8000 on overflow.
Larger sizes
1024-bit SVE
For each 16-bit integer set (3) to (1) − (2), with signed saturation to 0x7FFF or −0x8000 on overflow.
2048-bit SVE
For each 16-bit integer set (3) to (1) − (2), with signed saturation to 0x7FFF or −0x8000 on overflow.
Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.