SVE Instruction List by Dougall Johnson
See "SRSRA" in the exploration tools

SRSRA: Signed rounding shift right and accumulate (immediate)

SRSRA Zda.H, Zn.H, #const (SVE2 (SME
svint16_t svrsra[_n_s16](svint16_t op1, svint16_t op2, uint64_t imm3)

128-bit SVE

For each 16-bit signed integer set (3) to (1) + ( (2) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 16.

256-bit SVE

For each 16-bit signed integer set (3) to (1) + ( (2) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 16.

512-bit SVE

For each 16-bit signed integer set (3) to (1) + ( (2) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 16.

Larger sizes

1024-bit SVE

For each 16-bit signed integer set (3) to (1) + ( (2) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 16.

2048-bit SVE

For each 16-bit signed integer set (3) to (1) + ( (2) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 16.

Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.