SVE Instruction List by Dougall Johnson
ST1H (scalar plus scalar, single register): Contiguous store halfwords from vector (scalar index)
ST1H { Zt.D }, Pg, [Xn, Xm, LSL #1] (SVE (SME
void svst1h[_s64](svbool_t pg, int16_t *base, svint64_t data)
void svst1h[_u64](svbool_t pg, uint16_t *base, svuint64_t data)
128-bit SVE
Truncate each active 64-bit element of (1) to a 16-bit value, and store them to the memory operand (3). If the corresponding predicate bit from (2) is zero, that store is skipped, and cannot cause a fault, and the corresponding value in memory is unchanged.
256-bit SVE
Truncate each active 64-bit element of (1) to a 16-bit value, and store them to the memory operand (3). If the corresponding predicate bit from (2) is zero, that store is skipped, and cannot cause a fault, and the corresponding value in memory is unchanged.
512-bit SVE
Truncate each active 64-bit element of (1) to a 16-bit value, and store them to the memory operand (3). If the corresponding predicate bit from (2) is zero, that store is skipped, and cannot cause a fault, and the corresponding value in memory is unchanged.
Larger sizes
1024-bit SVE
Truncate each active 64-bit element of (1) to a 16-bit value, and store them to the memory operand (3). If the corresponding predicate bit from (2) is zero, that store is skipped, and cannot cause a fault, and the corresponding value in memory is unchanged.
2048-bit SVE
Truncate each active 64-bit element of (1) to a 16-bit value, and store them to the memory operand (3). If the corresponding predicate bit from (2) is zero, that store is skipped, and cannot cause a fault, and the corresponding value in memory is unchanged.
Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.