SVE Instruction List by Dougall Johnson
See "URSHR" in the exploration tools

URSHR: Unsigned rounding shift right by immediate

URSHR Zdn.B, Pg/M, Zdn.B, #const (SVE2 (SME
svuint8_t svrshr[_n_u8]_m(svbool_t pg, svuint8_t op1, uint64_t imm2)

128-bit SVE

For each 8-bit unsigned integer set (2) to ( (1) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 8.

256-bit SVE

For each 8-bit unsigned integer set (2) to ( (1) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 8.

512-bit SVE

For each 8-bit unsigned integer set (2) to ( (1) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 8.

Larger sizes

1024-bit SVE

For each 8-bit unsigned integer set (2) to ( (1) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 8.

2048-bit SVE

For each 8-bit unsigned integer set (2) to ( (1) + ( 1 << ( const − 1 ) ) >> const. This is the same as a regular shift, but with result incremented if the most-significant bit that was shifted out was set. The shift amount is limited to 1 ≤ const ≤ 8.

Report mistakes or give feedback
Inspired by and based on the x86/x64 SIMD Instruction List by Daytime.