Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ADDS (sxtb, 64-bit)

Test 1: uops

Code:

  adds x0, x0, w1, sxtb
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100420351501071000186225200020001000126235020352035172931866100010002000203541111001100000732433319202000100020362036203620362036
10042035160611000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036
10042035166611000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036
10042035156611000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036
10042035150821000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036
100420351501381000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620832036
10042035160611000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000733433319202000100020362036203620362036

Test 2: Latency 1->2

Code:

  adds x0, x0, w1, sxtb
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010020710239111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010033168710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010010710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010010710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010010710139111992220000101002003620216200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)033f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100242003515061100001986225200102001010010130522914916955020035200351860303187401001010020200202003541111002110910100101010640241221993020000100102003620036200362003620036
100242003515061100001986225200102001010010130522914916955020035200351860303187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515061100001986225200102001010010130522914916955020035200351860303187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515061100001986225200102001010010130522904916955020035200351860303187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150426100001986225200102001010010130522914916955020035200351860303187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620221
100242003515061100001986225200102001010010130522914916955020035200351860303187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169550200352003518603031874010010100202002020035411110021109101001010150640241221993020000100102003620036200362003620036
10024200351501031000019862252001020010100101305229149169550200352003518603031874010010100202002020035411110021109101001010487640241221993020000100102003620036200362003620036
100242003515082100001986225200102001010010130522904916955020035200351860303187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515061100001986225200102001010010130522904916955020035200351860303187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  adds x0, x1, w0, sxtb
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620128
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010010710139111992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
10204200351500015110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620221200362003620036
1020420035150006110000198622520100201001010013051211491695520035200351858131872010100102002020020035412110201100991001010010000710139111992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
10204200351490061100001986225201002010010100130512114916955200352003518581318720101001020020200200354111102011009910010100100433710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03l2 tlb miss instruction (0a)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010100640341331993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036
10024200351501126110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010130640341331993020000100102003620036200362003620036
1002420035150008210000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341331993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  adds x0, x1, w2, sxtb
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)0918191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)dde0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020430035225000006110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000111132001602998330000201003003630036300363003630036
2020430035225004006110000298992530100301002010719562401492695530035300352739182748520107202243023630035851120201100991002010010100000111131901602998230000201003003630036300363003630036
2020430035225000006110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000111131901602998330000201003021930082300823003630036
2020430035225000006110000298992530100301002010719562401492695530035300352739182748520107202243023630035851120201100991002010010100200111132001602998330000201003003630036300363003630036
2020430035225000006110000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100000111132001602998230000201003003630036300363003630036
2020430035225000006110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000111132001602998230000201003003630036300363003630036
2020430035225000006110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100103111132001602998330000201003003630036300363003630036
2020430035225000006110000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100003111132001602998230000201003021630036300363003630036
2020430035224002006110000298992530100301002010719562401492695530035300352739182748520107202243023630035851120201100991002010010100100111131901602998330000201003003630036300363003630036
2020430035225000006110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000111132001602998330000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6061696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002430035225061100002989125300103001020010195628910492695530035300352739132749820010200203002030035851120021109102001010010001270233223000430000200103003630036300813008230036
2002430035225061100002989125300103001020010195628910492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035224061100002989125300103001020010195628910492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628910492695530035300352739132749820010200203002030035851120021109102001010010031270233222995930000200103003630081300813008130036
2002430035225061100002989125300103001020010195701610492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628905492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035224082100002989125300103001020010195628900492695530035300352739132749820010200203002030035851120021109102001010010001270233232995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628910492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628910492695530035300352739132749820010200203002030035851120021109102001010010001270244232995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628900492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  adds x0, x1, w2, sxtb
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020430035225465611000029899253010030100201071956240492695530035300352739113274852010720224302363003585112020110099100201001010000011113190162998230000201003003630036300363003630036
202043003522543261100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000011113200162998230000201003003630036300363003630036
202043003522539661100002989925301003010020107195624049269553003530035273918274852010720224302363003585112020110099100201001010000011113190162998230000201003003630036300363003630036
2020430035225061100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000011113190162998230000201003003630036300363003630036
202043003522543861100002989925301003010020107195624049269553003530035273917274852010720224302363003585112020110099100201001010000011113200162998330000201003003630036300363003630036
2020430035225061100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000011113200162998230000201003003630036300363003630036
202043003522442961100002989925301003010020107195624049269553003530035273918274862010720224302363003585112020110099100201001010000011113200172998230000201003003630036300363003630036
202043003522548361100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000011113200162998230000201003003630036300363003630036
202043003522540561100002989925301003010020107195624049269553003530035273918274862010720224302363003585112020110099100201001010000011113200162998330000201003003630036300363003630036
2020430035225061100002989925301003010020107195624049269553003530035273917274852010720224302363003585112020110099100201001010000011113200162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352251928210000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630081
2002430035225456110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352255166110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352254026110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352254656110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352254176110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010031270133122995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352253936110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352253576110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270133122995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  adds x0, x8, w9, sxtb
  adds x1, x8, w9, sxtb
  adds x2, x8, w9, sxtb
  adds x3, x8, w9, sxtb
  adds x4, x8, w9, sxtb
  adds x5, x8, w9, sxtb
  adds x6, x8, w9, sxtb
  adds x7, x8, w9, sxtb
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss instruction (0a)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
802045341440000061800004874125160100160100801003440005495033053410534104329830243433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
80204534104000079561800004874125160100160100801003440005495033053410534104329830243433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
8020453410400001261800004874125160100160100801003440005495033053410534104329829093433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
80204534104000032161800004874125160100160100801003440005495033053410534104329829093433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
802045341040000756232800004874142160100160100801003440005495033053410534104329830243433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
80204534104000063361800004874125160100160100801003440005495033053410534104329830243433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
80204534104000072661800004878525160100160100801003440005495033053410534104329829093433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
8020453410400003661800004874125160100160100801003440005495033053410534104329830243433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
80204534104000084961800004874125160100160100801003440005495033053410534104329829093433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411
80204534104000020461800004874125160100160100801003440005495033053410534104329829093433608010080200160200534103911802011009910080100100000051101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9facc2cdcfl1i cache miss demand (d3)d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
800245340140003372680000479462516001016001080010343813014950300533805338043290325134335280010800201600205338039118002110910800101015600502005243353360160000800105338153381533815338153381
80024533804000061800004794625160010160010800103438130149503005338053380432903251343352800108002016002053380391180021109108001010000502003243253360160000800105338153381533815338153381
80024533803990061800004794625160010160010800103438130149503005338053380432903251343352800108002016002053380391180021109108001010000502003246353360160000800105338153381533815338153381
800245338040000985800004794625160010160010800103438130149503005338053380432903251343352800108002016002053380391180021109108001010000502006242353360160000800105338153381533815338153381
80024533804000061800004794625160010160010800103438130149503005338053380432902749343352800108002016002053380391180021109108001010000502006246353360160000800105338153381533815338153381
80024533804000061800004794625160010160010800103438130149503005338053380432902749343352800108002016002053380391180021109108001010000502003246553360160000800105338153381533815338153381
800245338039900251800004794625160010160010800103438130149503005338053380432903251343352800108002016002053380391180021109108001010000503803245653360160000800105338153381533815338153381
80024533804000061800004794625160010160010800103438130149503005338053380432902749343352800108002016002053380391180021109108001010000502006245553360160000800105338153381533815338153381
800245338040000726800004794625160010160010800103438130149475005338053380432902749343352800108002016002053380391180021109108001010000502005242353360160000800105338153381533815338153381
80024533804000061800004794625160010160010800103438130149503005338053380432903251343352800108002016002053380391180021109108001010000502003243253360160000800105338153381533815338153381