Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ADDS (sxtx, 64-bit)

Test 1: uops

Code:

  adds x0, x0, x1, sxtx
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)033f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d tlb access (a0)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1004103586191725100010001000622500103510358053882100010002000103540111001100000373227119931000100010361036103610361036
1004103586191725100010001000622500103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103586191725100010001000622500103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103586191725100010001000622501103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103586191725100010001000622500103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103586191725100010001000622501103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103586191725100010001000622500103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103576191725100010001000622500103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103586191725100010001000622500103510358053882100010002000103540111001100000073127119931000100010361036103610361036
1004103576191725100010001000622500103510358053882100010002000103540111001100000073127119931000100010361036103610361036

Test 2: Latency 1->2

Code:

  adds x0, x0, x1, sxtx
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)091e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10204100357500010399202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000071012721999510000101001003610036100361003610036
10204100357500061992025101001010010100647152496955100351003586563873210100102002020010035401110201100991001010010030371012711999510000101001003610036100361007210036
10204100357500019599202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
10204100357500012699202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
10204100357601338099202510100101001020564715249695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750006199202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750006199202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000971012711999510000101001003610036100361003610036
1020410035750006199202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000371012711999510000101001003610036100361003610036
1020410035750006199202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
10204100357510025299202510100101001010064715249695510035100358656387321010010200202001003540111020110099100101001000071022711999510000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002410035750354991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064032722999710000100101003610036100361003610036
10024100357506199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010100511164022722999710000100101003610036100361003610036
1002410035760166991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000364022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
1002410035750124991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022732999710000100101003610036100361003610036
1002410035750187991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003576061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036

Test 3: Latency 1->3

Code:

  adds x0, x1, x0, sxtx
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575331329920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010003071012711999510000101001003610036100361003610036
10204100357501039920251010010100101006471520496955100351003586563873210100102002020010035401110201100991001010010000471012711999510000101001003610036100361003610036
102041003575016899202510100101001010064715204969551003510035865638732101001020020200100354011102011009910010100100027071012711999510000101001003610036100361003610036
10204100357503559920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
1020410035750619920251010010100101006471520496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
1020410035750619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
1020410035750619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357501249920251010010100101006471520496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357501039920251010010100101006471520496955100351003586563873210100102002020010035401110201100991001010010040071012711999510000101001003610036100361003610036
1020410035750619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010013071012711999510000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)033f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100241003575168991825100101001010010647246496955100351003586783875410010100202002010035401110021109101001010024064022722999710000100101003610036100361003610036
1002410035756199182510010100101001064724649695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
10024100357536799182510010100101001064724649695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
1002410035756199182510010100101001064724649695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
1002410035756199182510010100101001064724649695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
1002410035756199182510010100101001064724649695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575126991825100101001010010647246496955100351003586783875410010100202002010035401110021109101001010593064022722999710000100101003610036100361003610036
10024100357510399182510010100101001064724649695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
10024100357561991825100101001010010647246496955100351003586783875410010100202002010035401110021109101001010536064022722999710000100101003610036100361003610036
1002410035756199182510010100101001064724649695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  adds x0, x1, x2, sxtx
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03191e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9facbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)fetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202042003515000611993025201002010020112129723314916955200352003517425817485201122022430236200356411202011009910020100101000111131901602001220000201002003620036200362003620036
202042003515000611993025201002010020112129723304916955200352003517425817485201122022430236200356411202011009910020100101000111131901602001220000201002003620036200362003620036
202042003515000611993025201002010020112129723314916955200352003517425717486201122022430236200356411202011009910020100101000111131901602001220000201002003620036200362003620036
202042003515000611993025201002010020112129723304916955200812003517425817485201122022430236200356411202011009910020100101000111132001602001220000201002003620036200362003620036
202042003515000611993025201002010020112129723314916955200352003517425717485201122022430236200356411202011009910020100101000111131901602001220000201002003620036200362003620036
2020420035150002291993025201002010020112129723304916955200352003517425817486201122022430236200356411202011009910020100101003111131901602001220000201002003620036200362003620036
202042003514900941993025201002011720112129723304916955200352003517425717485201122022430236200356411202011009910020100101000111132001602001220000201002003620036200362003620036
202042003515000611993025201002010020112129723314916955200352003517425817485201122022430236200356411202011009910020100101000111131901602014920000201002003620036200362003620036
2020420035150001451993025201002010020112129723304916955200352003517425817486201122022430236200356411202011009910020100101000111131901602001220000201002003620036200362003620036
202042003514900611993025201002010020112129723304916955200352003517425717486201122022430236200356411202011009910020100101000111131901602001220000201002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
200242003515000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000001270227111999520000200102003620036200362003620036
200242003515000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000010001270127111999520000200102003620036200362003620036
200242003515000000000611991825200102001020010129724749169552008120081174283175042001020117300202008064212002110910200101001000000301270127112002920000200102008120083202192003620036
2002420080151000009001031991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000001270127121999520000200102003620036200362003620036
200242003515000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000001270127111999520000200102003620036200362003620036
200242003515000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000010001270127111999520000200102003620036200362003620036
2002420035150000000001561991825200552001020010129724749169552003520035174283175042001020020300202003564412002110910200101001000030001270127111999520000200102003620036200362003620036
200242003515000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000001270127111999520000200102003620036200362003620036
200242003515000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000001270127121999520000200102003620036200362003620036
200242003515000000000821991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000001270127211999520000200102003620036200362003620036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  adds x0, x1, x2, sxtx
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204200351500611993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010001111319162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010001111319162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010001111320162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349169552003520035174258174852011220224302362003564112020110099100201001010001111319162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349169552003520035174258174852011220224302362003564112020110099100201001010001111320162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349170012003520035174257174862011220224302362003564112020110099100201001010001111319162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010001111320162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010001111319162001220000201002003620036200362003620036
202042003515006861993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010001111319162001220000201002003620036200362003620036
20204200351500611993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010011111319162001220000201002003620036200822003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024200351500061199182520010200102001012972471491695520035200351742831750420010200203002020035641120021109102001010010001270132713131999520000200102003620036200362003620036
2002420035150006119918252001020010200101297247049169552003520035174283175042001020020300202003564112002110910200101001000127011271351999520000200102003620036200362003620036
2002420035150006119918252001020010200101297247049169552003520035174283175042001020020300202003564112002110910200101001000127013276131999520000200102003620036200362003620036
20024200351500061199182520010200102001012972471491695520035200351742831750420010200203002020035641120021109102001010010001270132711131999520000200102003620036200362003620036
20024200351500061199182520010200102001012972471491695520035200351742831750420010200203002020035641120021109102001010010001270132711141999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270132713131999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270132712121999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270132713131999520000200102003620036200362003620036
200242003515000539199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270132711121999520000200102003620036200362003620036
200242003515000635199182520010200102001012972471491695520035200351742831750420010200203002020035641120021109102001010010001270132713131999520000200102003620036200362003620036

Test 6: throughput

Count: 8

Code:

  adds x0, x8, x9, sxtx
  adds x1, x8, x9, sxtx
  adds x2, x8, x9, sxtx
  adds x3, x8, x9, sxtx
  adds x4, x8, x9, sxtx
  adds x5, x8, x9, sxtx
  adds x6, x8, x9, sxtx
  adds x7, x8, x9, sxtx
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.3342

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204267352000352580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000035110119112673180000801002673626736267362673626736
80204267352000352580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000005110119112673180000801002673626736267362673626736
80204267352000352580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000005110119112673180000801002673626736267362673626736
80204267352000352580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000005110119112673180000801002673626736267362673626736
80204267352000352580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000005110119112673180000801002673626736267362673626736
80204267352000562580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000005110119112673180127801002673626736267832673626736
80204267352000352580100801008010040050004923655268292682716672316690801008026516020026735391180201100991008010010000005110119112673180000801002673626736267362673626736
80204267352000352580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000005110119112673180000801002673626736267362673626736
80204267352000352580100801008010040050014923655267352673516672316690801008020016020026735391180201100991008010010000005110119112673180000801002673626736267362673626736
802042673520012284258010080100801004005001492374826735267351668431669080100802001603442673539118020110099100801001000004735110219112673180000801002673626736267362673626736

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.3338

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)09l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd0d5map dispatch bubble (d6)d9ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80024267202000000000003525800108001080010400050014923625267052670516665316683800108002016002026705391180021109108001010000000005026011180222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005001492362526705267051666531668380010800201600202670539118002110910800101000000000502206180222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005000492362526705267051666531668380010800201600202670539118002110910800101000000000502202430222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005000492362526705267051666531668380010800201600202670539118002110910800101000000000502202180222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005000492362526705267051666531668380010800201600202670539118002110910800101000000000502202180222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005001492362526705267051666531668380010800201600202670539118002110910800101000000000502202180222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005000492362526705267051666531668380010800201600202670539118002110910800101000000000502202180222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005000492362526705267051666531668380010800201600202670539118002110910800101000000000502202180362670280000800102670626706267062670626706
8002426705200010000000352580010800108001040005000492362526705267051666531668380010800201600202670539118002110910800101000000000502202180222670280000800102670626706267062670626706
8002426705200000000000352580010800108001040005001492362526705267051666531668380010800201600202670539118002110910800101000000000502202180222670280000800102670626706267062670626706