Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ADDS (uxtb, 64-bit)

Test 1: uops

Code:

  adds x0, x0, w1, uxtb
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)03191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
10042035160156110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515196110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515006110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  adds x0, x0, w1, uxtb
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)09l2 tlb miss data (0b)181e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)c2cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10204200351500000000821000019862252010020100101001305097491695520035200351858131872010100102002020020035411110201100991001010010000020714239221992220000101002003620036200362003620036
102042003514910000007531000019870252010020123101001305121491695520035200351858181874910100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036
102042003515000003009461000019862252014520146101001305121491695520035200351858131872010187102002020020035411110201100991001010010000000710239221992220025101002003620036200362003620036
102042003515000000002121000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000100710239221992220000101002003620036200362003620036
102042003515000000001261000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220025101002003620036200362003620036
1020420035150000000011461000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992120000101002003620036200362003620036
10204200351500000120111651000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000734239221992220025101002003620036200362003620036
102042003515100100008081000019862462010020100101001305121491695520035200351858131872010188102002037420035411110201100991001010010000000714239661992120025101002003620036200362003620036
102042003515010000001051000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036
102042003515010000006081000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03191e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002420035150000274100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640641221993020000100102003620036200362003620036
1002420035150130149100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150000398100001986225200102001010010130522904916955200352003518640318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150000124100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150000151100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150000126100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010102100640241221993020000100102003620036200362003620036
100242003515000084100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150000111100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100100640241221993020000100102003620036200362003620036
100242003515000061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
100242003515000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  adds x0, x1, w0, uxtb
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10204200351500000000376710000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
1020420035150000000010310000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
102042003515000000006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
1020420035150000000014910000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
1020420035150000000010310000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
102042003515000000006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000700710139111992220000101002003620036200362003620036
102042003515000000006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
1020420035150000000014710000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
102042003515000000008210000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036
1020420035150000000010310000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500000000019110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
1002420035150000000006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
1002420035150000000006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
10024200351500000000014910000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
1002420035150000000006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
1002420035150000000006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
1002420035149000000006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
10024200351500000000012610000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
1002420035150000000006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241221993020000100102003620036200362003620036
10024200351500000000014910000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100000000640241231993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  adds x0, x1, w2, uxtb
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204300352250611000029899253010030100201071956240492695530035300352739182748620107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739182748620107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739172748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
20204300352250821000029899253010030100201071956240492695530035300352739172748520107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
20204300352250821000029899253010030100201071956240492695530035300672739182748520107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739182748520107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
20204300352240611000029899253010030100201071956240492695530035300352739172748620107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739182748520107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
2020430035225016810000298992530100301002010719562404926955300353003527391827486201072022430236300358511202011009910020100101000181111319162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739172748620107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352250631100002989125300103016520010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
2002430035224061100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352250143100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352240597100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270233112995930000200103003630036300363003630036
2002430035224061100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
2002430035224061100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628949269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363006730036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  adds x0, x1, w2, uxtb
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)fetch restart (de)e0? int output thing (e9)ea? int retires (ef)f5f6f7f8fd
20204300352251279110000298992530100301002010719562401492695503003530035273918274862010720224302363003585112020110099100201001010000111131916029982300002201003003630036300363003630036
202043003522506110000298992530100301002010719562400492695503003530035273917274852010720224302363003585112020110099100201001010000111131916029983300000201003003630036300363003630036
202043003522606110000298992530100301002010719562400492695503003530035273917274852010720224302363003585112020110099100201001010000111131916029983300000201003003630036300363003630036
202043003522508210000298992530100301002010719562401492695503003530035273918274862010720224302363003585112020110099100201001010000111131916029982300000201003003630036300363003630036
202043003522506110000298992530100301002010719562400492695503003530035273917274852010720224302363003585112020110099100201001010000111132016029983300000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000111132016029983300000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000111132016029982300000201003003630036300363003630036
202043003522506110000298992530100301002010719562400492695503003530035273917274862010720224302363003585112020110099100201001010000111132016029982300000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273917274852010720224302363003585112020110099100201001010000111132016029982300000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000111131916029982300000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)acbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)d9ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002430035225000044110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000012701330112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012701330112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012701330112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012701330112995930000200103003630036300363003630036
2002430035225000061100002989125300103001020010195628914926955300353003527391327498200102002030020300351701120021109102001010010020012701330112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012701330112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012701330212995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012701330112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012702330112995930000200103003630036300363003630036
200243003522500036110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000012701330112995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  adds x0, x8, w9, uxtb
  adds x1, x8, w9, uxtb
  adds x2, x8, w9, uxtb
  adds x3, x8, w9, uxtb
  adds x4, x8, w9, uxtb
  adds x5, x8, w9, uxtb
  adds x6, x8, w9, uxtb
  adds x7, x8, w9, uxtb
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)03191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8020453414400006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
802045341040000113580000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
80204534103994156180000487412516010016010080202344000504950330534105341043298302434336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411
80204534104003156180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534775341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000051101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss instruction (0a)l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)a9acc2branch cond mispred nonspec (c5)cfd2d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80024534014000100935800004794625160010160010800103438130714950300053380533804329032513433528001080020160020533803911800211091080010100000000505209245553360160000800105338153381533815338153381
8002453380400010061800004794625160010160010800103438130414950300053380533804329029363433528001080020160020533803911800211091080010100000000502006245453360160000800105338153381533815338153381
8002453380400000061800004794625160010160010800103438130414950300053380533804329032513433528001080020160020533803911800211091080010100000000502008245553360160000800105338153381533815338153381
800245338039900006180000479462516001016001080010343813031495030005338053380432902749343352800108002016002053380391180021109108001010000000050200524111053360160000800105338153381533815338153381
80024533803990000536800004706125160010160010800103438130414950300053380533804329029363433528001080020160020533803911800211091080010100000000502009243553360160000800105338153381533815338153381
8002453380400010061800004794625160010160010800103438130514950300053380533804329032513433528001080020160020533803911800211091080010100000000502003246653360160000800105338153381533815338153381
80024533804000000726800004794625160010160010800103438130314950300053380533804329027493433528001080020160020533803911800211091080010100000000502009245653360160000800105338153381533815338153381
80024533803990000618000047946251600101600108001034381304149503000533805338043290274934335280010800201600205338039118002110910800101000000005020062411553360160000800105338153381533815338153381
80024533804000000618000047946251600101600108001034381303149503000533805338043290274934335280010800201600205338039118002110910800101000000005020052451153360160088800105338153381533815338153381
8002453493400000061800004794625160010160010800103438130414950300053380533804329032513433528001080020160020533803911800211091080010100000000502005243553360160000800105338153381533815338153381