Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ADDS (uxth, 32-bit)

Test 1: uops

Code:

  adds w0, w0, w1, uxth
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10042035151561100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
1004203515361100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
1004203515061100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620832036
1004203515061100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
1004203515061100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
1004203515061100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
1004203515061100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
1004203516061100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
10042035151861100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036
1004203515061100018622520002000100012623520352035172931866100010002000203541111001100000732432219202000100020362036203620362036

Test 2: Latency 1->2

Code:

  adds w0, w0, w1, uxth
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515078611000019868252010020100101051305150491695520035200351860881873510105102162023220035411110202100991001010010000111720116111995420000101002003620036200362003620036
10204200351500611000019868252010020100101051305150491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995420000101002003620036200362003620036
10204200351493611000019868252010020100101051305150491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995420000101002003620036200362003620036
102042003515012611000019868252010020100101051305150491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995420000101002003620036200362003620036
10204200351500611000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036
10204200351503611000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036
1020420035149417611000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036
10204200351503611000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362006920036
10204200351500611000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036
10204200351500611000019862252010020100101001305121491695520035200351858131872010100102002020020035411110201100991001010010000000710239221992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100242003515057611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640441431993020000100102003620036200362003620036
10024200351500611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640441431993020000100102003620036200362003620036
100242003515030611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640441341993020000100102003620036200362003620036
100242003515021611000019862472001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640341441993020000100102003620036200362003620036
10024200351500611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640441441993020000100102003620036200362003620036
10024200351490611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010030640441441993020000100102003620036200362003620036
100242003515015611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640341441993020000100102003620036200362003620036
10024200351500611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640441441993020000100102003620036200362003620036
100242003515021611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640341431993020000100102003620036200362003620036
10024200351500611000019862252001020010100101305229491695520035200351860331874010010100202002020035411110021109101001010000640441441993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  adds w0, w1, w0, uxth
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020420035150000611000019862252010020100101001305121049169552003520035185810318720101001020020200200354111102011009910010100100000710239221992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121149169552003520035185810318720101001020020200200354111102011009910010100100130710239221992220000101002003620036200362003620036
10204200351500001071000019862252010020100101001305121149169552003520035185810318720101001020020200200354111102011009910010100100000710239221992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121149169552003520035185810318720101001020020200200354111102011009910010100100230710239231992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121149169552003520035185810318720101001020020200200354111102011009910010100100360710239221992220000101002003620036200362003620036
10204200351500148611000019862252012820100101001305121149169552008120126185810318720101001020020200200354111102011009910010100100800710239221992220000101002003620036200362003620036
102042003515000082100001986225201002010010100130571214916955200352003518581031872010100102002020020035411110201100991001010010001260710239221992220000101002003620036200362003620036
10204200351500006110000198622520100201001010013051211491695520035200351858103187201010010200202002003541111020110099100101001002430710239221992220000101002003620036200362003620036
10204200351500001031000019862252010020100101001305121149169552003520035185810318720101001020020200200354111102011009910010100100000710239221992220000101002003620036200362003620036
10204200351500012611000019862252010020100101001305121049169552003520035185810318720101001020020200200354111102011009910010100100032710239221992220000101002008420081200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100001030640341331993020000100102003620036200362003620036
1002420035150000000006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000001500640341331993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100002100640341331993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000000640341431993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
10024200351500000000061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100001000640341331993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  adds w0, w1, w2, uxth
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522506110000298992530100301002010719562401492695503003530035273918274862010720224302363003585112020110099100201001010010011113201162998230000201003003630036300363003630036
2020430080225010310000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000011113190162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273918274852010720224302363003585112020110099100201001010000011113190162998230000201003003630036300363003630036
2020430035225025110000298992530100301002010719562401492695503003530035273918274852010720224302363003585112020110099100201001010000011113190162998230000201003003630036300363003630036
2020430035225072610000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000011113200162998330000201003003630036300363003630036
202043003522406110000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000011113190162998230000201003003630036300363003630082
202043003522506110000298994330100301002010719562401492695503003530035273917274852010720224302363003585112020110099100201001010000011113190162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273917274852010720224302363003585112020110099100201001010000011113190162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000011113190162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695503003530035273917274862010720224302363003585112020110099100201001010000011113200162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9faccfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002430035225008351000029911253001030010200871956289149269553003530035273913274982001020020300203003585112002110910200101001001270333332995930000200103003630036300363003630036
200243003522500611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270442432995930000200103003630036300363003630036
20024300782240046461000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270333332995930000200103003630036300363003630036
2002430035225690108611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270333432995930000200103003630036300363003630036
200243003522500611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270333332995930000200103003630036300363003630036
200243003522500611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270333332995930000200103003630036300363003630036
200243003522500611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270333442995930000200103003630036300363003630036
200243003522500611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270333342995930000200103003630036300363003630036
200243003522500611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270433442995930000200103003630036300363003630036
200243003522500611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001270333452995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  adds w0, w1, w2, uxth
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)18191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)fetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020430035225000061100002989925301003010020107195624014926955030035300352739182748620107202243023630035851120201100991002010010100000011113191602998330000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624004926955030035300352739182748520107202243023630035851120201100991002010010100000011113191602998330000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624014926955030035300352739172748620107202243023630035851120201100991002010010100001011113201602998330000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624004926955030035300352739172748620107202243023630035851120201100991002010010100000011113191602998230000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624004926955030035300352739172748620107202243023630035851120201100991002010010100000011113191602998230000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624004926955030035300352739172748620107202243023630035851120201100991002010010100000011113191602998230000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624004926955030035300352739172748620107202243023630035851120201100991002010010100000011113191602998330000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624014926955030035300352739182748620107202243023630035851120201100991002010010100021011113191602998230000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624004926955030035300352739182748520107202243023630035851120201100991002010010100000011113191602998330000201003003630036300363003630036
2020430035225000061100002989925301003010020107195624004926955030035300352739172748620107202243023630035851120201100991002010010100000011113191602998330000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0318191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)ea? int retires (ef)f5f6f7f8fd
200243003522500029110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000012702331129959300000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890149269553003530035273913274982001020020300203003585112002110910200101001000012701331129959300000200103003630036300363003630036
200243003522500082100002989125300103001020010195628901492695530035300352739117274982001820020300203003585112002110910200101001000012701331129959300000200103003630036301713003630036
20024300352250006110000298912530010300102001019562890149269553003530035273913274982001020020300203003585112002110910200101001000012701333229959300000200103003630036300363003630036
2002430035226000125910000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000012701331229959300000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890149269553003530035273913274982001020020300203003585112002110910200101001043012701331129959300000200103003630036300363003630036
2002430035225000133210000298912530010300102001019562890149269553003530035273913274982001020020300203003585112002110910200101001000012701331129959300000200103003630036301263003630036
200243003522500044110000298912530010300102001019562891049269553003530035273913274982001020020300203003585112002110910200101001000012701331129959300000200103003630036300363003630036
20024300352250006110000298912530010300102001019562891149269553003530035273913274982001020020300203003585112002110910200101001000012701331229959300000200103003630036300363003630036
20024300352250206110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000012701331129959300000200103003630036300363003630219

Test 6: throughput

Count: 8

Code:

  adds w0, w8, w9, uxth
  adds w1, w8, w9, uxth
  adds w2, w8, w9, uxth
  adds w3, w8, w9, uxth
  adds w4, w8, w9, uxth
  adds w5, w8, w9, uxth
  adds w6, w8, w9, uxth
  adds w7, w8, w9, uxth
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
802045342740001688000048741251601001601008010034400050495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432983024343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115345753411
8020453410400025080000487412516010016010080281344000504950330053410534104329830241743360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432983024343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432983024343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
80204534104000618000048741251601001601008010034400050495033005341053410432983024343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80024534013990191800004794625160010160010800103438130049503005338053380433513251343352800108002016002053380391180021109108001010050204244453360160000800105338153381533815338153381
8002453380400061800004794625160010160010800103438130049503005338053380432903251343352800108002016002053380391180021109108001010050206242453360160000800105338153381533815338153381
8002453380400061800004794625160010160010800103438130049503005338053380432902936343352800108002016002053380391180021109108001010050204242453360160000800105338153381533815338153381
8002453380399061800004794625160010160010800103438130049503005338053380432902749343352800108002016002053380391180021109108001010050204242453360160000800105338153381533815338153381
8002453380399082800004794625160119160010800103438130049503005338053380432902749343352800108002016002053380391180021109108001010050202242453360160000800105338153381533815338153381
8002453380399061800004794625160010160010800103438130049503005338053380432902749343352800108002016002053380391180021109108001010050204242453360160000800105338153381533815338153381
8002453380399061800004794625160010160010800103438130049503005338053380432903251343352800108002016002053380391180021109108001010050372242653360160000800105338153381533815338153381
80024533804000768800004794625160010160010800103438130049503005338053380432902936343352800108002016002053380391180021109108001010050204246453360160000800105338153381533815338153381
8002453380400061800004794625160010160010800103438130049503005338053380432903251343352800108002016002053380391180021109108001010250204242453360160000800105338153381533815338153381
8002453380400061800004794625160010160010800103438130049503005338053380432902749343352800108002016002053380391180021109108001010050204244253360160000800105338153381533815338153381