Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ADDS (uxtx, 64-bit)

Test 1: uops

Code:

  adds x0, x0, x1, uxtx
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1004103570619172510001000100062250110351035805388210001000200010354011100110000073127119931000100010361036103610361036
1004103570619172510001000100062250110351035805388210001000200010354011100110000073127119931000100010361036103610361036
1004103580619172510001000100062250010351035805388210001000200010354011100110000073127119931000100010361036103610361036
1004103580619172510001000100062250010351035805388210001000200010354011100110000073127119931000100010361036103610361036
10041035706191725100010001000622501103510358053882100010002000103540111001100000731271110171000100010361036103610361036
10041035801569172510001000100062250110351035805388210001000200010354011100110000073127119931000100010361036103610361036
1004103570619172510001000100062250010351035805388210001000200010354011100110000073127119931000100010361036103610361036
1004103580619172510001000100062250110351035805388210001000200010354011100110000073127119931000100010361036103610361036
1004103570619172510001000100062250110351035805388210001000200010354011100110000373127119931000100010361036103610361036
1004103580619172510001000100062250110351035805388210001000200010354011100110000073127119931000100010361036103610361036

Test 2: Latency 1->2

Code:

  adds x0, x0, x1, uxtx
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)18191e1f3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10204100357500060619920251010010100101006471521496955100351003586569873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357600000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
10204100357500000849920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03191e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024100357515761991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101064042743999710000100101008410036100361003610036
1002410035750061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101064042734999710000100101003610036100361003610036
1002410035750061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101064042744999710000100101003610036100361003610036
1002410035750061991825100101001010010647246049695510035100358678387541001010020200201003540111002110910100101064042744999710000100101003610036100361003610036
1002410035750061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101064032743999710000100101003610036100361003610036
1002410035750061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101064042744999710000100101003610036100361003610036
1002410035750061991825100101001010010647246049695510035100358678387541001010020200201003540111002110910100101064032734999710000100101003610036100361003610036
1002410035750061991825100101001010010647246049695510035100358678387541001010020200201003540111002110910100101064042743999710000100101003610036100361003610036
1002410035750061991825100101001010010647246049695510035100358678387541001010020200201003540111002110910100101064042744999710000100101003610036100361003610036
1002410035750061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101064032743999710000100101003610036100361003610036

Test 3: Latency 1->3

Code:

  adds x0, x1, x0, uxtx
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03191e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020410035750661992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035752961992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036
1020410035750061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000071012711999510000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03181e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9faccfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024100357500619918251001010010100106472461496955100351003586783875410010100202002010035401110021109101001010064032722999710000100101003610036100361003610036
100241003575006199182510010100101001064724604969551003510035867838754100101002020020100354011100211091010010106664022722999710000100101003610036100361003610036
10024100357500619918251001010010100106472460496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036
10024100357500619918251001010010100106472460496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036
10024100357500619918251001010010100106472460496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036
10024100357500619918251001010010100106472460496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036
10024100357500619918251001010010100106472461496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036
100241003575021619918251001010010100106472461496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036
10024100357600619918251001010010100106472461496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036
10024100357500619918251001010010100106472461496955100351003586783875410010100202002010035401110021109101001010064022722999710000100101003610036100361003610036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  adds x0, x1, x2, uxtx
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)18191e1f3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204200351500000061199302520100201002011212972331491695520035200351742581748520112202243023620035641120201100991002010010100001111320216112001220000201002003620036200362003620036
20204200351510000061199302520100201002011212972331491695520035200351742571748620112202243023620035641120201100991002010010100001111319116112001220000201002003620036200362003620036
20204200351500000061199302520100201002011212972330491695520035200351742571748620112202243023620035641120201100991002010010100001111320116112001220000201002003620036200362003620036
202042003515000024061199302520100201002011212972330491695520035200351742571748520112202243023620035641120201100991002010010100001111320116112001220000201002003620036200362003620036
20204200351500000061199302520100201002011212972331491695520035200351742571748620112202243023620035641120201100991002010010100001111320116112001220000201002003620036200362003620036
202042003515011000375199302520100201002011212972331491700120035200351742571748620112202243023620035642120201100991002010010100001111320116112001220000201002003620036200362003620036
20204200351500006061199304620100201002011212972331491695520035200351742571748520112202243023620035641120201100991002010010100001111319116112001220000201002003620036200362003620036
20204200351500000061199302520100201002011212972331491695520035200351742571748620112202243023620035641120201100991002010010100001111320116112001220000201002008220036200362003620036
20204200351500000061199302520100201002011212972331491695520035200351742571748520112202243023620035641120201100991002010010100001111320116112001220000201002003620036200362003620036
20204200351500000061199302520100201002011212972331491695520035200351742581748520112202243023620035641120201100991002010010100001111319124112001220000201002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)09l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3a3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)st unit uop (a7)l1d cache writeback (a8)a9acc2cfl1i cache miss demand (d3)d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700527341999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700327231999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700227431999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012701327431999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700227321999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700227231999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700327331999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700327321999520000200102003620036200362003620036
20024200351500000000000611991825200102001020010129724749169552003520035174283175042001020020300202003564112002110910200101001000000012700327331999520000200102003620036200362003620036
200242003515000000000006119918252001020010200101297247491695520035200351742831750420010200203002020035641120021109102001010010001027012700427431999520000200102003620036200362003620036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  adds x0, x1, x2, uxtx
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)ld unit uop (a6)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204200351500106119930252010020100201121297233149169552003520035174257174852020720224302362003564112020110099100201001010000631111319162001220000201002003620036200362003620036
20204200351500006119930252010020100201121297233049169552003520035174258174852011220224302362003564112020110099100201001010000511111319162001220000201002003620036200362003620036
20204200351500006119930252010020100201121297233049169552003520035174258174852011220224302362003564112020110099100201001010000571111319162001220000201002003620036200362003620036
2020420035150000611993025201002010020112129723304916955200352003517425717486201122022430236200356411202011009910020100101000001111319162001220000201002003620036200362003620036
2020420035150000611993025201002010020112129723314916955200352003517425817485201122022430236200356411202011009910020100101000001111320162001220000201002003620036200362003620036
2020420035150000611993025201002010020112129723304916955200352003517425717486201122022430236200356411202011009910020100101000001111319162001220000201002003620036200362003620036
2020420035150000611993025201002010020112129723304916955200352003517425817486201122022430236200356411202011009910020100101000001111320162001220000201002003620036200362003620036
202042003515000061199302520100201002011212972330491695520035200351742571748520112202243023620035641120201100991002010010100001531111319162001220000201002003620036200362003620036
2020420035150000611993025201002010020112129723304916955200352003517425817485201122022430236200356411202011009910020100101000001111319162001220000201002003620036200362003620036
2020420035150000611993025201002010020112129723314916955200352003517425717486201122022430236200356411202011009910020100101000001111319162001220000201002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03181e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010131270227221999520000200102003620081201262003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036
20024200351490061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227321999520000200102003620036200362003620036
20024200351500061199182520010200102001012972471491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036
20024200351500061199182520010200102001012972470491695520035200351742831750420010200203002020035641120021109102001010010001270227221999520000200102003620036200362003620036

Test 6: throughput

Count: 8

Code:

  adds x0, x8, x9, uxtx
  adds x1, x8, x9, uxtx
  adds x2, x8, x9, uxtx
  adds x3, x8, x9, uxtx
  adds x4, x8, x9, uxtx
  adds x5, x8, x9, uxtx
  adds x6, x8, x9, uxtx
  adds x7, x8, x9, uxtx
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.3342

retire uop (01)cycle (02)03l2 tlb miss data (0b)18191e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)acbranch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8020426763200000035258010080100801004005001492365526735267351667231669080100802001602002673539118020110099100801001000000005110119112673180000801002673626736267362673626736
8020426735200000035258010080100801004005000492365526735267351667231669080100802001602002673539118020110099100801001000000005110119112673180000801002673626736267362673626736
8020426735201000035258010080100801004005000492365526735267351667231669080100802001603302673539118020110099100801001000000005110119112673180000801002673626736267362673626736
8020426735200000035258010080100801004005001492365526735267351667231669080100802001602002673539118020110099100801001000000105110119112673180000801002673626736267362673626736
80204267352000002135258010080100801004005000492365526735267351667231669080100802001602002673539118020110099100801001000000005110119112673180000801002673626736267362673626736
8020426735200000035258010080100801004005000492365526735267351667231669080100802001602002673539118020110099100801001000000005110119112673180000801002673626736267362673626736
8020426735200000035258010080100801004005000492365526735267351667231669080100802001602002673539118020110099100801001000000005110119112673180000801002673626782267362673626736
8020426735200000035258010080100801004005000492365526735267351667231669080100802001602002673539118020110099100801001000000005110119112673180000801002673626736267362673626736
8020426735200000035258010080100801004005000492365526735267351667231669080100802001602002673583118020110099100801001000000005110119112673180000801002673626736267362673626736
8020426735200000035258010080100801004005000492365526735267351667231669080100802001602002673539118020110099100801001000000005110119112673180000801002673626736267362673626736

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.3338

retire uop (01)cycle (02)03l1i tlb fill (04)mmu table walk instruction (07)mmu table walk data (08)l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3a3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd0d2l1i cache miss demand (d3)l1i tlb miss demand (d4)d5map dispatch bubble (d6)d9dadbddfetch restart (de)e0? int output thing (e9)eaeb? int retires (ef)f5f6f7f8fd
800242672020000000000007442580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021000117180002620267028000000800102670626706267062670626706
80024267052000000000000352580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021000118180002725267028000008800102670626706267062670626706
80024267052001000000000352580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021000118180001823267028000000800102670626706267062670626706
80024267051991000000000352580073800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021000118180002920267028000000800102670626706267062670626706
80024267052001000000000352580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021000118180002820267028000000800102670626706267062670626706
8002426705200100000000035258001080010800104000501492362502670526705166653166838001080020160020267053911800211091080010100000000502100019180002222267028000000800102670626706267062670626706
80024267052001000000600352580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021000111180002226267028000000800102670626706267062670626706
80024267052001000000000352580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021311110181112425267028000000800102670626706267062670626706
8002426705200100000000021622580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021000118180002611267028000000800102670626706267062670626706
80024267052001000000000412580010800108001040005014923625026705267051666531668380010800201600202670539118002110910800101000000005021001117180001625267028000008800102670626706267062670626706