Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ANDS (register, lsl, 32-bit)

Test 1: uops

Code:

  ands w0, w0, w1, lsl #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100003731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150821000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150821000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100013731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100009731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150821000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  ands w0, w0, w1, lsl #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03l2 tlb miss instruction (0a)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10204200351500156110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221997220000101002003620036200362003620036
1020420035150036110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515003486110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051210491695520035200351858131875910100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515003546110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
1020420035150006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
1020420035150066110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
10204200351500126110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)09l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500000000000611000019862252001020010100101305229049169552003520035186033187401001010020200202003541111002110910100101000000000640241221993020000100102003620036200362003620036
10024200351500000000000611000019862252001020010100101305229049169552003520035186033187401001010020200202003541111002110910100101000000000640241221993020000100102003620036200362003620036
10024200351500000010288880611000019862252001020010100101305229049169552003520035186033187401001010020200202003541111002110910100101000000000640241221993020000100102003620036200362003620036
10024200351500000000000611000019862252001020010100101305229049169552003520035186033187401001010020201982003541111002110910100101000000000640241221993020000100102003620036200362003620036
10024200351500000000002611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000000200640241221993020000100102003620036200362003620036
10024200351500000000000611000019862252001020010100101305229149169552003520035186033188241001010020200202003541111002110910100101000000000640241221993020000100102003620036200362003620036
10024200351500000000900611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000000000640241221993020000100102003620036200362003620036
10024200351500000000000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000000000664241221993020000100102003620036200362003620036
100242003515000000001200611000019862252001020010100101305229049169552003520035186033187401001010020200202003541111002110910100101000000000640241221993020000100102003620036200362003620036
100242003515000000001200611000019862252001020010100101305229149170022003520035186033187401001010020200202003541111002110910100101000000000640241221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  ands w0, w1, w0, lsl #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)0309l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9faccfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020420035150110611000019872452012620132101901305886049169552003520035185813187201010010290203762003541211020110099100101001000710239221992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036
1020520035150000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036
1020420035149009611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620073200362003620036
1020420035150000611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036
1020420035150000661000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036
1020420035149000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710239221992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)033f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351506110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351506110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351506110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351506110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351496110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351506110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351506110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351506110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351496110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036
10024200351506110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010640241221993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  ands w0, w1, w2, lsl #17
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0309191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522500161100002989925301003010020107195624014926955300353003527391827486201072022430236300358511202011009910020100101000002251111320162998230000201003003630036300363003630036
20204300352250005361000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010000001111319162998230000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010000001111319162998230000201003003630036300363008130036
2020430035225000611000029899253010030100201071956240149269553003530035273917274862010720224302363003585112020110099100201001010000001111320162998330000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010000001111320162998330000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273917274852010720224302363003585112020110099100201001010000001111320162998230000201003003630036300363003630036
20204300352250001051000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010000001111319162998230000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240149269553003530035273918274862010720224302363003585112020110099100201001010000001111319162998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101000001261111319162998330000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273918274862010720224302363003585112020110099100201001010000001111320162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)181e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352250006110000298912530010300102001019562890149269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352240006110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352250106110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352240006110000298912530010300102001019562891149269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890049269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352250008910000298912530010300102001019562890149269553003530035273913274982001020020300203003585112002110910200101001000001270133112995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890149269553003530035273913274982001020020300203003585112002110910200101001000001270233112995930022200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  ands w0, w1, w2, lsl #17
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0318191e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204300352250000611000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010000031111320162998230000201003003630036300363003630036
2020430035225000072610000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100000841111319162998230000201003003630036300363003630036
202043003522500006110000298992530100301002010719562401492695530035300352739182748520107202243023630035851120201100991002010010100000751111320162998230000201003003630036300363003630036
202043003522500004411000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010000001111319162998230000201003003630036300363003630036
202043003522500006110000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100000931111320162998230000201003003630036300363003630036
20204300352250000611000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010000061111320162998230000201003003630036300363003630036
202043003522500006110000298992530100301002010719562401492695530035300352739182748520107202243023630035851120201100991002010010100020901111319162998230000201003003630036300363003630036
202043003522500006110000298992530100301002010719562400492695530035300352739172748620107202243023630035851120201100991002010010100000841111319162998230000201003003630036300363003630036
202043003522500006110000298992530100301002010719562400492695530035300352739182748520107202243023630035851120201100991002010010100000841111319162998230000201003003630036300363003630036
202043003522500006110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000931111319162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)st unit uop (a7)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352250000008410000298912530010300102001019562891492695530035300352739132749820010200203002030125851120021109102001010010000322681270433452995930000200103003630036300363003630036
20024300352250000006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000201270433442995930000200103003630036300363003630036
200243003522500000061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100002931270433342995930000200103003630036300363003630036
2002430035225000000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000001051270433442995930000200103003630036300363003630036
2002430035225000000103100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100003131270433442995930000200103003630036300363003630036
20024300352250000006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000231270433442995930000200103003630036300363003630036
200243003522500000061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100003031270433442995930000200103003630036300363003630036
200243003522500000061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100002731270433442995930000200103003630036300363003630036
200243003522500000061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100003491270433442995930000200103003630036300363003630036
200243003522500000061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100002491270433442995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  ands w0, w8, w9, lsl #17
  ands w1, w8, w9, lsl #17
  ands w2, w8, w9, lsl #17
  ands w3, w8, w9, lsl #17
  ands w4, w8, w9, lsl #17
  ands w5, w8, w9, lsl #17
  ands w6, w8, w9, lsl #17
  ands w7, w8, w9, lsl #17
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)031e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8020453414400006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001006051102241153390160000801005341153411534115341153411
80204534104000061800004874144160100160100801003440005149503305341053410432982909343360801008020016020053410391180201100991008010010061251101241153390160000801005341153411534115341153411
80204534104000065280000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001009051101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001003051101241153390160000801005341153411534115341153411
80204534104000061800004874142160100160100801003440005049503305341053410433143024124339480100802001602005346839118020110099100801001000351101241153390160000801005341153411534115341153411
802045341040000168800004874125160100160100801003440005049503305341053410432982909343360801008020016020053410391180201100991008010010042051101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001005651101241153390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001001651101241153390160000801005341153411534115341153411
802045341040015006180000487412516010016010080100344000504950445534105346043314290934339580202804251606505341039118020110099100801001000351101241353390160000801005341153411534115341153411
802045341040008810380000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000951101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03mmu table walk data (08)091e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)acc2cfl1i cache miss demand (d3)d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002453384400000082800004794625160010160010800103438130014950300533805338043290325134335280010800201600205338039118002110910800101000130502004241153360160000800105338153381533815338153381
80024533803990012061800004794625160010160010800103438130014950300533805338043290325134335280010800201600205338039118002110910800101000100502001241153360160000800105338153381533815338153381
800245338040000009628000047946124160010160010800103438130014950300533805338043290293634335280010800201600205338039118002110910800101000000502001241153360160000800105338153381533815338153381
8002453380400000061800004794625160010160010800103438130014950300533805338043290325134335280010800201600205338039118002110910800101000400502001241153360160000800105354953439533815338153436
8002453380400110061800004794625160010160010800103438130014950416533805338043290325134338880517800201602445343739318002110910800101000000502002241153360160000800105338153381533815338153381
8002453380399000061800004794625160010160010800103438130014950300533805338043290274934335280010800201600205338039118002110910800101000000502001241153360160000800105338153381533815338153381
80024533804000000770800004794625160010160010800103438130014950300533805338043290274934335280010800201600205338039118002110910800101000200502001241153360160000800105338153381533815338153381
8002453380400000061800004794625160010160368800103438130014950300533805338043290325134335280010800201600205338039118002110910800101040002502001241153360160000800105338153381534375338153381
800245343640000120103800004794625160010160010800103438130014950300533805338043290325134335280010800201600205338039118002110910800101000100502001241153360160000800105338153381533815338153381
8002453380399000061800004794625160010160010800103438130014950300533805338043290325134335280010800201600205338039118002110910800101000100502001241153360160000800105338153381533815338153381