Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ANDS (register, ror, 64-bit)

Test 1: uops

Code:

  ands x0, x0, x1, ror #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)03mmu table walk instruction (07)l2 tlb miss instruction (0a)1e3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)ld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100420351511026810001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
100420351511026810001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
1004203515110211010001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
100420351511026810001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
1004203515110211210001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
100420351511026810001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
100420351511026810001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
100420351511628910001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
100420351511926810001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036
100420351611026810001862252000200010001262351203520351729318661000100020002035411110011000000775435519202000100020362036203620362036

Test 2: Latency 1->2

Code:

  ands x0, x0, x1, ror #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
1020420035150053610000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010010710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)033f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101020640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552007120035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101003640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  ands x0, x1, x0, ror #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020420035150021841000019862252010020100101001305121149169552003520035185813187591010010200202002003541111020110099100101001000000710239111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
102042003515000821000019862252010020141101761305121049169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
1020420035150004411000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001007030710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03091e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002420035150007261000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515000611000019874252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640341221993020000100102003620036200362003620036
100242003515000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003515000611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
100242003514900611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  ands x0, x1, x2, ror #17
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0309l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)dde0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522500061100002989925301003010020107195624014926955300353003527391827486201072022430236300358511202011009910020100101000011113201602998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624004926955300353003527391727486201072022430236300358511202011009910020100101000011113931602998330000201003003630036300363003630036
202043003522500061100002989925301223012420107195624004926955300353003527391727485201072022430236300358511202011009910020100101000011113191602998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955300353003527391827485201072022430236300358511202011009910020100101000011113201602998230000201003003630036300363003630036
202043003522501061100002989925301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101000011113191602998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955300353003527391727486201072022430236300358511202011009910020100101002311113191602998230000201003003630036300673003630036
202043003522500061100002989925301003010020107195624004926955300353003527391827486201072022430236300358511202011009910020100101000011113541603001430000201003003630036300363003630036
202043003522500061100002989925301003010020107195624004926955300353003527391727485201072022430236300358511202011009910020100101000011113191602998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955300353003527391827486201072022430236300358511202011009910020100101000011113191602998230000201003003630036300363003630036
202043003522500061100002989925301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101000011113201602998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002430035224000891191264270510024299252163023030208206221962841149273673044230443274834927738202382081831216304478511120021109102001010010222129120414322111353030030242200103049030529305363053530534
2002430304229111971464968323810060299222823023030232207731956289149269553003530035273913274982001020020300203003585112002110910200101001000000206801286139112995930045200103003630082300363003630036
20024300352250000000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000000301270133112995930000200103003630036300363003630036
20024300352250010000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000000001270133112995930000200103003630036300363021730128
2002430035226000002701471000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000000001270133112995930000200103003630036300363003630036
20024300352250000000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000000001270133112995930000200103003630036300363003630036
20024300352250000000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000000001270133112995930000200103003630036300363003630036
20024300352250000000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000000001270133112995930000200103003630036300363003630036
20024300352250001000611000029891253001030010200101956289149269553003530066273913274982001020020300203003585112002110910200101001000000001270233112995930000200103003630036300363003630036
20024300352240000000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000000001270133112995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  ands x0, x1, x2, ror #17
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204300352253061100002989925301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101001111319162998230000201003003630036300363003630036
20205300352253361100002989925301003010020107195624004926955300353003527391727486201072022430236300358511202011009910020100101001111319162998330000201003003630036300363003630036
2020430035225061100002989925301003010020107195624014926955300353003527391827485201072022430236300358511202011009910020100101001111319162998230000201003003630036300363003630036
202043003522439661100002989925301003010020107195624004926955300353003527391827486201072022430236300358511202011009910020100101001111319162998230000201003003630036300363003630036
20204300352251861100002989925301003010020107195624004926955300353003527391727486201072022430236300358511202011009910020100101001111320162998230000201003003630036300363003630036
2020430035225061100002989947301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101001111320162998230000201003003630036300363003630036
202043003522546861100002989925301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101001111319162998330000201003003630036300363003630036
202043003522527661100002989925301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101001111320162998230000201003003630036300363003630036
202043003522543861100002989925301003010020107195624004926955300353003527391827485201072022430236300358511202011009910020100101001111319162998230000201003003630036300363003630036
202043003522542961100002989925301003010020107195624014926955300353003527391827485201072022430236300358511202011009910020100101001111319162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352256611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
2002430035225357611000029891253001030010200101956289492695530066300352739132749820010200203002030035851120021109102001010010001270133122995930000200103003630036300363003630036
2002430035225189611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
2002430035225432611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133122995930000200103003630036300363003630036
2002430035225252611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
2002430035225399611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270233112995930000200103003630036300363003630036
2002430035225333611000029891253001030010200101956289492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  ands x0, x8, x9, ror #17
  ands x1, x8, x9, ror #17
  ands x2, x8, x9, ror #17
  ands x3, x8, x9, ror #17
  ands x4, x8, x9, ror #17
  ands x5, x8, x9, ror #17
  ands x6, x8, x9, ror #17
  ands x7, x8, x9, ror #17
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
802045344940010210380000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001003300051101241153390160000801005341153411534115341153411
802045341040006180000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
802045341040166180000487412516010016010080100344000514950330534105345943298290934336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
802045341040006180000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
802045341040006180000487412516010016010080100344000514950330534105341043298302434336080100804001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
802045341040006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
8020453410400306180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
802045341040006180000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
802045341040006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411
8020453410400276180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000051101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03mmu table walk instruction (07)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)daddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
800245340140000618000047946251600101600108001034381301495030053380533804329032513433528001080020160020533803911800211091080010100030502032403353360160000800105338153381533815338153381
800245338040000618000047946251600101600108001034381301495030053380533804329029363433528001080020160020536073911800211091080010100000502032403353360160000800105338153381533815338153381
800245338039900618000047946251600101600108001034381301495030053380533804329029363433528001080020160020533803911800211091080010100000509332403353360160000800105338153381533815338153381
800245338040000828000047946251600101601138001034381301495030053380533804329029363433528001080020160020533803911800211091080010100000502032403353360160000800105338153381533815338153381
800245338040000618000047946251600101600108001034381301495030053380533804329027493433528001080020160020533803911800211091080010100000502032403353360160000800105338153381533815338153381
800245338040000618000047946251600101600108001034381301495030053380533804329027493433528001080020160020533803911800211091080010100000502032403353360160000800105338153381533815338153381
8002453380400007268000047946251600101600108001034381301495030053380533804329029363433528001080020160020533803911800211091080010100000502032403353360160000800105338153381533815338153381
800245338040000618000047946251600101600108001034381301495030053380533804329029363433528001080020160020533803911800211091080010100000502032403353360160000800105338153381533815338153381
8002453380400007268000047946251600101600108001034381301495030053380533804329029363433528001080020160020533803911800211091080010100000502032403353360160000800105338153381533815338153381
800245338040000618000047946251600101600108001034381301495030053380533804329027493433528001080020160020533803911800211091080010100000502032403353360160000800105338153381533815338153381