Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

BICS (register, ror, 64-bit)

Test 1: uops

Code:

  bics x0, x0, x1, ror #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100420351506110001862252000200010001262352035203517293186610001000200020354111100110009732431119202000100020362036203620362036
100420351506110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
100420351506110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
100420351606110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515126110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
100420351506110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
1004203515016810001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
100420351506110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
100420351506110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036
100420351506110001862252000200010001262352035203517293186610001000200020354111100110000731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  bics x0, x0, x1, ror #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9facbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710539221992220000101002003620036200362003620036
1020420035150216110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515066110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710239221992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002420035150061100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150661100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
10024200351504261100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522949169552003520035186033187401008410020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522949169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
10024200351500611000019862252001020010100101305229491695520035200351860319187401001010020200202003541111002110910100101013640655221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  bics x0, x1, x0, ror #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515033611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
10204200351500611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
10204200351500611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000002710139111992220000101002003620036200362003620036
10204200351500611000919862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
10204200351506611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
10204200351490611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
10204200351500611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
10204200351500611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036
1020420035150247111000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139121992220000101002003620036200362003620036
10204200351500611000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640441221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955201742003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241231993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  bics x0, x1, x2, ror #17
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)c2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204300352250611000029899253010030100201071956240492695530035300352739172748520107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
202043003522505951000029899253010030100201071956240492695530035300352739182748520107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
202043003522507261000029899253010030100201851956240492695530035300352739172748620107202243023630035852120201100991002010010100001111319162998230000201003003630036300363003630036
202043003522505361000029899253010030100201071956240492695530035300352739172748620107203123023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739182748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739172748520107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739182748520107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
20204300352240611000029899253010030100201071956240492700130035300352739172748620107202243023630035853120201100991002010010100001111320162998330000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739182748520107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
20204300352250611000029899253010030100201071956240492695530035300352739182748620107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2branch cond mispred nonspec (c5)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233232995930000200103003630036300363003630036
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233322995930000200103003630036300363003630036
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233222995930000200103003630036300363003630036
20024300352240000054006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233222995930000200103003630036300363003630036
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233222995930000200103003630036300363003630036
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233222995930000200103003630036300363003630036
2002430035224000000006110000298912530010300102001019570684926955300353003527391327498200102002030020300358511200211091020010100100000000001270233222995930000200103003630036300363003630036
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233322995930000200103003630036300363003630036
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233322995930000200103003630036300363003630036
2002430035225000000006110000298912530010300102001019562894926955300353003527391327498200102002030020300358511200211091020010100100000000001270233222995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  bics x0, x1, x2, ror #17
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03181e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020430035225006110000298992530100301002010719562400492695530035300352739182748620107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
20204300352250094310000298992530100301002010719562400492695530035300352739182748520107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
2020430035224006110000298992530100301002010719562400492695530035300352739172748520107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
2020430035225006110000298992530100301002010719562400492695530035300352739172748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
2020430035225006110000298992530100301002010719562400492695530035300352739182748620107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
2020430035224006110000298992530100301002010719562400492695530035300352739172748520107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630065
2020430035225006110000298992530100301002010719562400492695530035300352739182748620107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
2020430035225006110000298992530100301002010719562400492695530035300352739172748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
2020430035225006110000298992530100301002010719562400492695530035300352739182748620107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
2020430035225036110000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0318191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)st unit uop (a7)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352250006110000298912530010300102001019562891492695530035300352739132748720010200203002030035851120021109102001010010000001270233212995930000200103003630036300363003630036
20024300352240006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270233222995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270233222995930000200103003630036300363003630036
200243003522500025110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270233222995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270233222995930000200103003630036300363003630036
200243003522500072610000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270233222995930000200103003630036300363003630036
2002430035225000611000029891253001030010200101956289049269553003530035273913274982001020020300203003585112002110910200101001000011401270233222995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270233222995930000200103003630036300363003630036
2002430035224000611000029891253001030010200101956289049269553003530035273913274982001020020300203003585112002110910200101001000015301270233222995930000200103003630036300363003630036
200243003522500063110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270333222995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  bics x0, x8, x9, ror #17
  bics x1, x8, x9, ror #17
  bics x2, x8, x9, ror #17
  bics x3, x8, x9, ror #17
  bics x4, x8, x9, ror #17
  bics x5, x8, x9, ror #17
  bics x6, x8, x9, ror #17
  bics x7, x8, x9, ror #17
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)030918191e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
802045343040000000618000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000000051101241153390160000801005341153411534115341153411
802045341040000000618000048741251601001601008010034400051495033005341053410432983024343360801008020016020053410391180201100991008010010000000051101241153390160000801005341153411534115341153411
802045341040000000618004548741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000000051101241153390160000801005341153411534115341153411
8020453410400000009438000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000000051101241153390160000801005341153411534115341153411
802045341040000000618000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000000051101241153390160000801005341153411534115341153411
80204534104000000061800004874125160100160100801003440005149503300534105341043298290934336080100802001602005341039118020110099100801001000014700051101241153390160000801005341153411534115341153411
802045341040000000618000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000000051101241153390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000514950330053410534104329829093433608010080200160200534103911802011009910080100100001800051101241153390160000801005346853411534115341153411
802045341040000000618000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000000051101241153390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000514950330053410534104329829093433608010080200160200534103911802011009910080100100007800051101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)0318191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002453401399000007898000047946251600101600108001034381300495030053380533804329032513433528001080020160020533803911800211091080010102003050206244453360160000800105338153381533815338153381
80024533804000056700618000047946251600101600108001034381301495030053380533804329032513433528001080020160020533803911800211091080010100006050203243453360160000800105338153381533815338153381
8002453380399000006180000479462516001016001080010343813014950300533805338043290293634335280010800201600205338039118002110910800101000380050204243453360160000800105338153381533815338153381
8002453380400001217606180000479462516001016001080010343813004950300533805338043290274934335280010800201600205338039118002110910800101000530050204243453360160000800105338153381533815338153381
8002453380400000001898000047946251600101600108001034417631495030053380533804329029363433528001080020160020533803911800211091080010100000050203244353360160000800105338153381533815338153381
800245338040000000618000047946251600101600108001034419341495030053380533804329032513433528001080020160020533803911800211091080010100000050204244353360160000800105338153381535525338153381
8002453380400000001038000047946251600101600108001034418381495030053380533804329032513434948001080020160020533803911800211091080010100000050204244453360160000800105338153381533815338153381
8002453380400000008418000047946251600101600108001034381301495030053380533804329032513433528001080020160020533803911800211091080010100000050203244453360160000800105338153381533815338153381
800245338040000000618000047946251600101600108001034381300495030053380533804329032513433528001080020160020533803911800211091080010100000050204244353360160000800105338153381533815338153381
800245338040000000618000047946251600101600108031434381300495030053380533804329032513433528001080020160020533803911800211091080010100000050204244453360160000800105338153381533815338153381