Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

CCMP (register, 32-bit)

Test 1: uops

Code:

  ccmp w0, w1, #0, hi
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)03l2 tlb miss data (0b)181e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)9fld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)f5f6f7f8fd
100410358000619172510001000100062250010351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410358000619172510001000100062250010351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410358000619172510001000100062250110351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410358000619172510001000100062250110351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410357000619172510001000100062250110351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410358000619172510001000100062250110351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410358000619172510001000100062250110351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410357000619172510001000100062250110351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410358000619172510001000100062250010351035805388210001000300010351041110011000100000007312711990100010361036103610361036
100410358000619172510001000100062250010351035805388210001000300010351041110011000100000007312711990100010361036103610361036

Test 2: Latency 3->1

Chain cycles: 1

Code:

  ccmp w0, w1, #0, hi
  cset x0, cc
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020420035150000000611992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101434221999220000101002003620036200362003620036
2020420035150000000841992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
2020420035150000000821992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
2020420035150000000841992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
20204200351500000001071992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
2020420035150000000611992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
20204200351500000001281992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
20204200351490000004001992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
202042003515000000010661992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036
202042003515000000015011992625201002010020100129715014916955200352003517406317481201002020040200200351041120201100991002010020100000000013101228221999220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002420035150061199182520010200102001012972471491695520035200351742831750420010200204002020035104112002110910200102001000001270127211999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270227111999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036
20024200351500103199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036
2002420035150061199182520010200102001012972470491695520035200351742831750420010200204002020035104112002110910200102001000001270127111999520000100102003620036200362003620036

Test 3: Latency 3->2

Chain cycles: 1

Code:

  ccmp w0, w1, #0, hi
  cset x1, cc
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202042003515000518199262520100201002010012971501491695520035200351740631748120100202004020020035104112020110099100201002010000013101228221999220000101002003620036200362003620036
20204200351500061199262520100201002010012971501491695520035200351740631748120100202004020020035104112020110099100201002010000013101228221999220000101002003620036200362003620036
202042003515000303199262520100201002010012971501491695520035200351740631748120100202004020020035104112020110099100201002010000013101228321999220000101002003620036200362003620036
202042003515000149199262520100201002010012971501491695520035200351740631748120100202004020020035104112020110099100201002010000013101128221999220000101002003620036200362003620036
202042003515000126199262520100201002010012971500491695520035200351740631748120100202004020020035104112020110099100201002010000013101328231999220000101002003620036200362003620036
202042003515000748199262520100201002010012971500491695520035200351740631748120100202004020020035104112020110099100201002010000013101328321999220000101002003620036200362003620036
202042003514900168199262520100201002010012971501491695520035200351740631748120100202004020020035104112020110099100201002010000013101328321999220000101002003620036200362003620036
20204200351500061199262520100201002010012971500491695520035200351740631748120100202004020020035104112020110099100201002010003013101228331999220000101002003620036200362003620036
202042003515000149199262520100201002010012971500491695520035200351740631748120100202004020020035104112020110099100201002010000013101328321999220000101002003620036200362003620036
20204200351500061199262520100201002010012971500491695520035200351740631748120100202004020020035104112020110099100201002010003013101228231999220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024200351500611991825200102001020010129724714916955200352003517428317504200102002040020200351041120021109102001020010001270127111999520000100102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002040020200351041120021109102001020010001270127111999520000100102003620036200362003620036
20024200351500611991825200102001020010129724709816955200352003517428317504200102002040020200351041120021109102001020010031270127111999520000100102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002040020200351041120021109102001020010001270127111999520000100102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002040020200351041120021109102001020010001270127211999520000100102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002040020200351041120021109102001020010001270127111999520000100102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002040020200351041120021109102001020010001270127111999520000100102003620036200362003620036
20024200351500611991825200102001020010129724714916955200352003517428317504200102002040020200351041120021109102001020010001270127121999520000100102003620036200362003620036
2002420035150435611991825200102001020010129724704916955200352003517428317504200102002040020200351041120021109102001020010001270127111999520000100102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002040020200351041120021109102001020010001270127111999520000100102003620036200362003620036

Test 4: Latency 3->3

Code:

  ccmp w0, w1, #0, hi
  mov x0, 1
  mov x1, 2

(non-fused SUB/CBNZ loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst int alu (97)9fl1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020410035753661992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227239990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036
1020410035750145992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710327229990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036
102041003575061992025102001020010200647652149695510035100358656387321020010200302001003511011102011009910100100000710227229990101001001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)09181e1f3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100241003575000006199182510020100201002064729604969551003510035867838754100201002030020100351041110021109100101000000064022722999310010101003610118100811003610036
100241003575000006199182510020100201002064729604969551003510035867838754100201002030020100351041110021109100101000000064022722999310010101003610036100361003610036
10024100357500000619918251002010020100206472960496955100351003586783875410020100203002010035104111002110910010100000010264022722999310010101003610036100361003610036
100241003575000006199182510020100201002064729604969551003510035867838754100201002030020100351041110021109100101000000064022722999310010101003610036100361003610036
100241003575000006199182510020100201002064729604969551003510035867838754100201002030020100351041110021109100101000000064022722999310010101003610036100361003610036
100241003575000006199182510020100201002064729614969551003510035867838754100201002030020100351041110021109100101000000064022732999310010101003610036100361003610036
100241003575000006199182510020100201002064729604969551003510035867838754100201002030020100351041110021109100101000000064022722999310010101003610036100361003610036
100241003575000006199182510020100201002064729604969551003510035867838754100201002030020100351041110021109100101000000064022722999310010101003610036100361003610036
1002410035750001806199182510020100201002064729604969551003510035867838754100201002030020100351041110021109100101000000064022722999310010101003610036100361003610036
1002410035750000886199182510020100201002064729604969551003510035867838779100201021230020100351041110021109100101000000064022722999310010101003610036100361003610036

Test 5: throughput

Count: 8

Code:

  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  ands xzr, xzr, xzr
  ccmp w0, w1, #0, hi
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6675

retire uop (01)cycle (02)03191e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6061696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd0d2d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
16020453408400000372516010016010016010010635881549503240534045340433339333359160100160200240200534046611160201100991001601008010010101105011912534001600001005340553405534055340553405
16020453404400000372516010016010016010010635881049503240534045340433339333359160100160200240200534046621160201100991001601008010000101100011912534001600001005340553405534055340553405
16020453404400000372516010016010016010010635880549503240534045340433339833395160100160200240200534046611160201100991001601008010000101105011912534001600001005340553405534055340553445
16020453404400000372516010016010016010010635881549503240534045340433339333359160100160200240200534046611160201100991001601008010000101100011911534001600001005340553405534055340553405
16020453404400000372516010016010016020910635881549503240534045340433339333359160100160200240200534046611160201100991001601008010000101105111912534001600001005340553405534055340553405
16020453404400000372516010016010016010010635880549503240534045340433339333359160100160200240200534046611160201100991001601008010000101105111912534001600001005340553405534055340553405
16020453404400000372516010016010016010010635881049503240534045340433339333359160100160200240200534046611160201100991001601008010000101100011912534001600001005340553405534055340553405
16020453404400000372516010016010016010010635880549503240534045340433339333359160100160200240200534046611160201100991001601008010003101105011912534001600001005340553405534055340553405
160204534044000002762516010016010016010010635881049503240534045340433339333359160100160200240200534046611160201100991001601008010000101105111912534001600001005340553405534055340553405
16020453404399000372516010016010016010010635880549503240534045340433339333359160100160200240200534046611160201100991001601008010000101100011912534001600001005340553405534055340553405

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6672

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)09l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3a3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f6061696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd0d2l1i cache miss demand (d3)d5map dispatch bubble (d6)d9dadbddfetch restart (de)e0? int output thing (e9)eaeb? int retires (ef)f5f6f7f8fd
160024533913990000000270043251600101600101600101029388011049502945337453374333313333511600101600202400205337466111600211091016001080010000000010022136132194221711533701600004022105337553375533755337553375
1600245337440000000001200432516001016001016001099329511049502945337453374333313333511600101600202400205337466111600211091016001080010000000010024165112194221221533701600004022105337553375533755337553375
16002453374400000000000049251600101600101600101029388011049502945337453374333313333511600101600202400205337466111600211091016001080010000003010024167217194222212533701600004022105337553375533755337553375
16002453374400000000000049251600101600101600101029388011049502945337453374333313333511600101600202400205337466111600211091016001080010000000010024136212192221116533701600002022105337553375533755337553375
16002453374400000000000043251600101600101600101029388101049502945337453374333313333511600101600202400205337466111600211091016001080010000000010024136216194121610533701600002022105337553375533755337553375
160024533744000000000000492516001016001016001010293880104950294533745337433331333351160010160020240020533746611160021109101600108001000000001002467216194211718533701600002022105337553375533755337553375
16002453374400000000060043251600101600101600101029388011049502945337453374333313333511600101600202400205337466111600211091016001080010000000010024135213194121511533701600004022105337553375533755337553375
1600245337440000000000004925160010160010160010102938801049502945337453374333313333511600101600202400205337466111600211091016001080010000000010022162214194221312533701600004022105337553375533755337553375
16002453374400000000000049251600101600101600101029388101049502945337453374333313333511600101600202400205337466111600211091016001080010000000010024137113194121913533701600004022105337553375533755337553375
160024533744000000000000714251600101600101600101029388010495029453374533743333133335116001016002024002053374132111600211091016001080010000000010024167213194221413533701600004022105337553375533755347053423

Test 6: throughput

Count: 4

Code:

  fcmp s0, s0
  ccmp w0, w1, #0, hi
  ccmp w0, w1, #0, hi
  ccmp w0, w1, #0, hi
  ccmp w0, w1, #0, hi
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.3353

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
502041344210006625501004010010000401001000057475780000133850134141341461282456371195010040200100001202002000013414134141150201100991004010010000401000032101191113411400001001341513415134151341513415
502041341410004525501004010010000401001000057475780000133850134141341461302456371195010040200100001202002000013414134141150201100991004010010000401000032101191113411400751001341513415134151341513415
502041341410006625501004010010000401001000057475780000133850134991341461282456371195010040200100001202002000013414134141150201100991004010010000401000032101191113411400001001341513415134151341513415
5020413414100013325501004010010000401001000057475780000133850134141341461302456371195010040200100001202002000013414134141150201100991004010010000401000032101191113411400001001341513415134151341513415
502041341410106625501004010010000401001000057475780000133850134141341461282456371195010040200100001202002000013414134141150201100991004010010000401000632101192113411401561001341513415134151341513482
50204134141001217325502134010010000401001000057475780000134350134141341461302456371605010040200100001202002005213414135871150201100991004010010000401000032101192113411400001001341513415134151341513415
5020413414101124525501004010010000401001000057475780000133850134141341461302456371195010040200100001202002000013414134141150201100991004010010000401000032101192113411400701001341513415134151341513415
5020413414100052025501004010010000401001000057475780000133850134141341461282467371195010040200100001202002000013414134141150201100991004010010000401000032101192113411400001001341513415134151341513415
5020413414100010825501004010010000401001000057475780000133850134141341461282467371195010040200100001202002000013414134141150201100991004010010000401000332101191113411400001001341513415134151341513415
5020413414100010825501004010010000401001000057475780000133850134141341461302467371195010040200100001202002000013414134141150201100991004010010000401000332101191113411400001001341513415134151341513415

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.3346

retire uop (01)cycle (02)03mmu table walk instruction (07)1e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)eb? int retires (ef)f5f6f7f8fd
50024134081000026425500104001010000400101000057345680000113353133821338255753795371095001040020100001200202000013382133821150021109104001010000400100031401192113379400760101338313383133831338313383
5002413382100004525500104001010000400101000057345680000113353133821338255753784371095001040122100001200202000013382133821150021109104001010000400100031401193213379400000101338313383133831338313383
50024133821000010825500104001010000400101000057345680000113353133821338255753795371095001040020100001200202000013382133821150021109104001010000400100031401191113379400000101338313383133831338313383
5002413382100004525500104001010000400101000057345680000013353133821338255773784371095001040020100001200202000013382133821150021109104001010000400100031401191113379400000101338313383133831338313383
5002413382100004525500104001010000400101000057345680000013353133821338255773784371095001040020100001200202000013382133821150021109104001010000400100031401191113379400000101338313383133831338313383
5002413382100004525500104001010000400101000057345680000113353133821338255753784371095001040020100001200202000013382133821150021109104001010000400100031401191113379400000101338313383133831338313383
50024133821000124525500104001010000400101000057345680000013353133821338255753795371095001040020100001200202000013382133821150021109104001010000400100031401191113379400000101338313383133831338313383
5002413382100004525500104001010000400101000057345680000113353133821338255753784371095001040020100001200202000013382133821150021109104001010000400100031401191213379400000101338313383133831338313383
5002413382100004525500104001010000400101000057345680000113353133821338255753784371095001040020100001200202000013382133821150021109104001010000400100031401192313379400000101338313383133831338313383
5002413382100008725500104001010000400101000057345680000113353133821338255773784371095001040020100001200202000013382133821150021109104001010000400100031401191113379400000101338313383133831344813383