Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

CMGT (register, 8H)

Test 1: uops

Code:

  cmgt v0.8h, v0.8h, v1.8h
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
100420371506116872510001000100026468002018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468002018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
1004203715061168725100010001000264680120182037203715723189510001000200020372037111001100002473116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110004073116111787100020382038203820382038

Test 2: Latency 1->2

Code:

  cmgt v0.8h, v0.8h, v1.8h
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)031f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acc2cfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002008520038200382003820038
102042003715006311968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
10204200371500611968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038
102042003715007261968725101001001000010010000500284768012001820037200371842231874510100200100002002000020037200371110201100991001001000010000071001161119791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
1002420037150061196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150061196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
10024200371500821968725100101010000101000050284768002001820037200371844431876710010201000020200002003720037111002110910101000010015640216221978510000102003820038200382003820038
10024200371500396196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150061196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
10024200371500126196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150061196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150061196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150061196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150082196872510010101000010100005028476800200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038

Test 3: Latency 1->3

Code:

  cmgt v0.8h, v1.8h, v0.8h
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)191e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)6061696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)cfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
10204200371500000103196872510100100100001001000050028476801020018200372003718422318745101002001000020020000200372003711102011009910010010000100071002161119791100001002003820038200382003820038
1020420037150000061196872510100100100001001000050028476801020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038
1020420037150000061196872510100100100001001000050028476800020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038
1020420037150001061196872510100100100001001000050028476800020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038
1020420037150000061196872510100100100001001000050028476800020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038
1020420037150000061196872510100100100001001000050028476800020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038
1020420037150000061196872510100100100001001000050028476801020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038
1020420037150000061196872510100100100001001000050028476801020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119860100001002003820038200382003820038
10204200371500000251196872510100100100001001000050028476800020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038
1020420037150000061196872510100100100001001000050028476801020018200372003718422318745101002001000020020000200372003711102011009910010010000100071001161119791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000084196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219853010000102003820038200382003820038
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
1002420084150000000631196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000061196872510010101000010100005028476802001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038

Test 4: throughput

Count: 8

Code:

  cmgt v0.8h, v8.8h, v9.8h
  cmgt v1.8h, v8.8h, v9.8h
  cmgt v2.8h, v8.8h, v9.8h
  cmgt v3.8h, v8.8h, v9.8h
  cmgt v4.8h, v8.8h, v9.8h
  cmgt v5.8h, v8.8h, v9.8h
  cmgt v6.8h, v8.8h, v9.8h
  cmgt v7.8h, v8.8h, v9.8h
  movi v8.16b, 9
  movi v9.16b, 10

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03181e1f3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
8020420202150000822580100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100000511021611200350800001002003920039200392003920039
8020420038150000402580100100800001008000050064000012001920038200389973399968010020080000200160000200382003821802011009910010080000100000511011611200350800001002003920039200392003920039
802042003815000176406280100100800001008000050064000012001920038200389973399968010020080000200160582200382003811802011009910010080000100000511011611200350800001002003920039200392003920090
8020420038150000408280100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100100511011611200350800001002024720039200392003920039
8020420038150000402580100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100190511011611200350800001002003920039200392003920039
8020420038150000402580100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100000511011611200350800001002003920039200392004020039
8020420038150000402580100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100000511011611200350800001002003920039200392003920039
8020420038150000402580100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100000511011611200350800001002003920039200392003920039
8020420038150000402580100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100000511011611200350800001002003920039200392003920039
8020420038150000402580100100800001008000050064000012001920038200389973399968010020080000200160000200382003811802011009910010080000100000511011611200350800001002003920039200392003920039

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03191e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d cache writeback (a8)a9accfl1i cache miss demand (d3)d5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
800242004715000392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050204716472003580000102003920039200392003920039
8002420038150003925800101080000108000050640000120019200382003899963100188001020800002016000020038200381180021109101080000100000502011016762003580000102003920039200392003920039
800242003815000392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050201516762003580000102003920039200392003920039
800242003815000392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050201716352003580000102003920039200392003920039
8002420038150039392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050201516642003580000102003920039200392003920039
800242003815000392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050201316962003580000102003920039200392003920039
800242003815000392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050203416442003580000102003920039200392003920039
800242003815000392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050201416962003580000102003920039200392003920039
800242003815000392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050201616442003580000102003920039200392003920039
8002420038150001342580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010000050201516442003580000102003920039200392003920039