Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

CMLT (zero, 16B)

Test 1: uops

Code:

  cmlt v0.16b, v0.16b, #0
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)03mmu table walk instruction (07)l2 tlb miss instruction (0a)1e3a3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
100420371511026816862510001000100026452102018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
100420371511026816862510001000100026452102018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
100420371511026816862510001000100026452112018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
1004203715110211016862510001000100026452112018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
100420371511028916862510001000100026452102018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
100420371511026816862510001000100026452102018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
100420371511326816862510001000100026452102018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
1004203715110213216862510001000100026452102018203720371571318951000100010002037203711100110006077416441786100020382038203820382038
100420371511026816862510001000100026452102018203720371571318951000100010002037203711100110000077416441786100020382038203820382038
100420371511026816862510001000100026452102018203720371571318951000100010002037203711100110000077416441786100020382038203820382038

Test 2: Latency 1->2

Code:

  cmlt v0.16b, v0.16b, #0
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)1e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
102042003715000072619686251010010010000100100005002847521120018200372003718421318745101002001000020010000200372003711102011009910010010000100007102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521020018200372003718421318745101002001000020010000200372003711102011009910010010000100007102162219791100001002003820038200382003820038
1020420037150000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010001057102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521020018200372003718421318745101002041000020010000200372003711102011009910010010000100007102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521120018200372003718421318745101002001000020010000200372003711102011009910010010000100007102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521020018200372003718421318745101002001000020010000200822003711102011009910010010000100007102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521020018200372003718421318745101002001000020010000200372003711102011009910010010000100907102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521120018200372003718421318745101002001000020010000200372003711102011009910010010000100007102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521120018200372003718421318762101002001000020010000200372003711102011009910010010000100007102162219791100001002003820038200382003820038
10204200371500006119686251010010010000100100005002847521020018200372003718421318745101002001000020010000200372003711102011009910010010000100007102162219791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)simd prf full (72)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
10024200371500611968625100101010000101000050284752102001820037200371844303187671001020100002010000200372003711100211091010100001000640416221978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752102001820037200371844303187671001020100002010000200372003711100211091010100001000640216221978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752102001820037200371844303187671001020100002010000200372003711100211091010100001000640216221978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752102001820037200371844303187671001020100002010000200372003711100211091010100001000640216221978610000102003820038202292003820038
100242003715006061968625100101010000101000050284752102001820037200371844303187671001020100002010000200372003711100211091010100001000640216221978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752102001820037200371844303187671001020100002010000200372003711100211091010100001000640216221978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752102001820037200371844303187671001020100002010000200372003711100211091010100001000640216221978610000102003820038200382003820038
10024200371502761196862510010101000010100005028475210200182003720037184430318767100102010000201000020037200371110021109101010000100159640216221978610000102003820038200382003820038
10024200371500611968625100241110000101000050284752102001820037200371844303187861001020103312010000200372003711100211091010100001000640216221978610000102003820038200382003820038
100242003715006119686251001010100001010000502847521020018200372003718443031876710010201000020100002003720037111002110910101000010340640216221978610000102003820038200382003820038

Test 3: throughput

Count: 8

Code:

  cmlt v0.16b, v8.16b, #0
  cmlt v1.16b, v8.16b, #0
  cmlt v2.16b, v8.16b, #0
  cmlt v3.16b, v8.16b, #0
  cmlt v4.16b, v8.16b, #0
  cmlt v5.16b, v8.16b, #0
  cmlt v6.16b, v8.16b, #0
  cmlt v7.16b, v8.16b, #0
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)l2 tlb miss instruction (0a)1e3a3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb miss (a1)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
8020420059150101023625801081008000810080020500640132020019020038200389977699898012020080032200800322003820038118020110099100100800001000261511151229168320035800001002003920039200392003920039
80204200381501010236258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010000011151229168820035800001002003920039200392003920039
80204200381501010236258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010000150111512211168920035800001002003920039200392003920039
80204200381501010236258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010000011151229168820035800001002003920039200392003920039
802042003815010102362580108100800081008002050064013202001902003820038997769989801202008003220080032200382003811802011009910010080000100008711151228168820035800001002003920039200392003920039
80204200381501010236258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010000011151228168920035800001002003920039200392003920039
80204200381501010236258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010000011151229169820035800001002003920039200392003920039
80204200381501010236258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010002011151229169320035800001002003920039200392003920039
80204200381501010236258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010000011151229168820035800001002003920039200392003920039
802042003815010102416258010810080008100800205006401320200190200382003899776998980120200800322008003220038200381180201100991001008000010001011151228168820035800001002003920039200392003920039

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03l1i tlb fill (04)mmu table walk data (08)09l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3a3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
80024200501500000000002621258001010800001080000506400002001920038200389996310018800102080000208000020038200381180021109101080000100000005024131691520035080000102003920039200392003920039
8002420038150000000000260258001010800001080000506400002001920038200389996310018800102080000208000020088200381180021109101080000100000005024141615820035080000102003920039200392003920039
80024200381500000000002602580010108000010800005064000020019200382003899963100188001020800002080000200382003811800211091010800001000000050241616161620035080000102003920039200392003920039
8002420038150000000000216725800101080000108000050640000200192003820038999631001880010208000020800002003820038118002110910108000010003600050241616151520035080000102003920039200392003920039
80024200381500000000002602580010108000010800005064000020019200382003899963100188001020800002080000200382003811800211091010800001000000050241416161620035080000102003920039200392003920039
80024200381500000000002602580010108000010800005064000020019200382003899963100188001020800002080000200382003811800211091010800001000000050241716141720035080000102003920039200392003920039
80024200381500000000002602580010108000010800005064000020019200382003899963100188001020800002080000200382003811800211091010800001000300150050241516151620035080000102003920039200392003920039
80024200381500000000002602580010108000010800005064000020019200382003899963100188001020800002080000200382003811800211091010800001000280005024816161320035080000102003920039200392003920039
80024200381500000000002602580010108000010800005064000020019200382003899963100188001020800002080000200382003811800211091010800001000000050241616141520035080000102003920039200392003920039
800242003815000000000022502580010108000010800005064000020019200382003899963100188001020800002080000200382003811800211091010800001000000050241616171620035080000102003920039200392003920039