Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

FCMGE (scalar, zero, H)

Test 1: uops

Code:

  fcmge h0, h0, #0
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
1004203715061168625100010001000264521020182037203715713189510001000100020372037111001100000073116111786100020382038203820382038
1004203716061168625100010001000264521120182037203715713189510001000100020372037111001100002073116111786100020382038203820382038
1004203715061168625100010001000264521120182037203715713189510001000100020372037111001100000073116111786100020382038203820382038
1004203715061168625100010001000264521020182037203715713189510001000100020372037111001100080073116111786100020382038203820382038
1004203715061168625100010001000264521020182037203715713189510001000100020372037111001100000073116111786100020382038203820382038
1004203715061168625100010001000264521120182037203715713189510001000100020372037111001100000073116111786100020382038203820382038
1004203715361168625100010001000264521020182037203715713189510001000100020372037111001100000073116111786100020382038203820382038
1004203715061168625100010001000264521120182037203715713189510001000100020372037111001100000073116111786100020382038203820382038
1004203715061168625100010001000264521120182037203715713189510001000100020372037111001100000073116111786100020382038203820382038
1004203716061168625100010001000264521020182037203715713189510001000100020372037111001100000073116111786100020382038203820382038

Test 2: Latency 1->2

Code:

  fcmge h0, h0, #0
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
10204200371500611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715006761968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
1020420037150961196862510100100100001001000050028475211200182003720037184213187451010020010000200100002003720037111020110099100100100001000159071011611197910100001002003820038200382003820038
1020420037150032411968644101001001001210010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
10204200371500611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
10204200371500611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
10204200371500611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
10204200371506611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
10204200371509611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
1020420037150061196862510100100100001001000050028475210200182003720037184213187451010020010000200100002003720037111020110099100100100001000102071011611197910100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
100242003715007261968625100101010000101000050284752112001820037200371844331876710010201000020100002003720037111002110910101000010000640416341978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752102001820037200371844331876710010201000020100002003720037111002110910101000010003640316441978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752102001820037200371844331876710010201000020100002003720037111002110910101000010000640416431978610000102003820038200382003820038
10024200371490611968625100101010000101000050284752102001820037200371844331876710010201000020100002003720037111002110910101000010000640316341978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752112001820037200371844331876710010201000020100002003720037111002210910101000010000640416441978610000102003820038200382003820038
100242003715002511968625100101010000101000050284752112001820037200371844331876710010201000020100002003720037111002110910101000010000640416441978610000102003820038200382003820038
100242003715006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100081640416341978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752112001820037200371844331876710010201000020100002003720037111002110910101000010000640316441978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752112001820037200371844331876710010201000020100002003720037111002110910101000010006640416441978610000102003820038200382003820038
10024200371500611968625100101010000101000050284752112001820037200371844331876710010201000020100002003720037111002110910101000010000640316341978610000102003820038200382003820038

Test 3: throughput

Count: 8

Code:

  fcmge h0, h8, #0
  fcmge h1, h8, #0
  fcmge h2, h8, #0
  fcmge h3, h8, #0
  fcmge h4, h8, #0
  fcmge h5, h8, #0
  fcmge h6, h8, #0
  fcmge h7, h8, #0
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2506

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
8020420059150029258010810080008100800205006401322001920038200389977699898012020080032200800322003820038118020110099100100800001000011151181160020035800001002003920039200392003920039
8020420038150029258010810080008100800205006401322001920038200389977699898012020080032200800322003820038118020110099100100800001000011151180160020035800001002003920039200392003920039
80204200381500298380108100800081008002050064013220019200382013499776998980120200800322008003220038200381180201100991001008000010037911151180160020035800001002003920039200392003920039
8020420038150029258010810080008100800205006401322001920038200389977699898012020080032200800322003820038118020110099100100800001000011151180160020035800001002003920039200392003920039
8020420038150029258010810080008100800205006401322001920038200389977699898012020080032200800322003820038118020110099100100800001000011151180160020035800001002003920039200392003920039
8020420038150029258010810080008100800205006401322001920038200389977699898012020080032200800322003820038118020110099100100800001000011151180160020035800001002003920039200392003920039
8020420038150029258010810080008100800205006401322001920038200389977699898012020080032200800322003820038118020110099100100800001000011151180160020035800001002003920039200392003920039
80204200381500642780304100800161008002850064019620028200492004899761099868012820080038200800382004920048118020110099100100800001000022251281231120045800001002005020050200502005020049
80204200491508464268011610080016100800285006401962002820048200489976999868012820080038200800382004820048118020110099100100800001001022251281231120046800001002004920050200502005020049
8020420049150085268011610080016100800285006401962002820048200489976999868012820080038200801362004820048118020110099100100800001000022251281231120045800001002005020049200492005020049

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)cfd5map dispatch bubble (d6)ddfetch restart (de)e0ec? simd retires (ee)? int retires (ef)f5f6f7f8fd
800242005115003925800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001026050381161120035080000102003920039200392003920039
800242003815003925800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001000050201161120035080000102003920039200392003920039
800242003815003925800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001000050201161120035080000102003920039200392003920039
800242003815003925800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001000050201161120035080000102003920039200392003920039
800242003815003925800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001010050201161120035080000102003920039200392003920039
8002420038150039258001010800001080000506400001200192003820038999631001880010208000020800002003820038118002110910108000010084150201161120035080000102003920039200392003920039
800242003815003925800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001000050201161120035080000102003920039200392003920039
80024200381500392580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100111050201161120035080000102003920039200392003920039
800242003815003925800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001010050201161120035080000102003920039200392003920039
800242003815006125800101080000108000050640000120019200382003899963100188001020800972080000200382003811800211091010800001000050201161120035080000102003920039200392003920039