Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

FCMLT (vector, zero, 2D)

Test 1: uops

Code:

  fcmlt v0.2d, v0.2d, #0
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)033f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
10042037156116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
10042037166116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
10042037156116862510001000100026452102018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
10042037158216862510001000100026452102018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
100420371510316862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
100420371540116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
10042037156116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
10042037156116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
10042037156116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
100420371510516862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038

Test 2: Latency 1->2

Code:

  fcmlt v0.2d, v0.2d, #0
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)031e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
102042003715000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715060611968625101001001000010010150500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
10204200371503360611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003714900611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197912100001002003820038200382003820038
102042003715000611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
10204200371504110611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000611968625101001001000010010000500284752112001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss instruction (0a)18191e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500001006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
100242003715000000156119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038
10024200371500000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100006402162219786010000102003820038200382003820038

Test 3: throughput

Count: 8

Code:

  fcmlt v0.2d, v8.2d, #0
  fcmlt v1.2d, v8.2d, #0
  fcmlt v2.2d, v8.2d, #0
  fcmlt v3.2d, v8.2d, #0
  fcmlt v4.2d, v8.2d, #0
  fcmlt v5.2d, v8.2d, #0
  fcmlt v6.2d, v8.2d, #0
  fcmlt v7.2d, v8.2d, #0
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03mmu table walk data (08)091e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
8020420059151000292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511811620035800001002003920039200392003920039
80204200381500002925801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000069111511801620035800001002003920039200392003920039
80204200381501027292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039
80204200381500015292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039
802042003815000186292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039
8020420038150000292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039
8020420038150000292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039
8020420038150000292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039
8020420038150000292580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039
8020420038150000292580108100800081008002050064013212001920038200389977699898012020080032200800322003820038118020110099100100800001000000111511801620035800001002003920039200392003920039

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)031e3a3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
80024200501500274125800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001000005024211614162003580000102003920039200392003920039
8002420038150624025800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001000005024121617132003580000102003920039200392003920039
8002420038150242402580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100000502491616142003580000102003920039200392003920039
8002420038149024025800101080000108000050640000120019200382003899963100188001020800002080000200382003811800211091010800001000005024151628232003580000102003920039200392003920039
8002420038150024025800101080000108000050640000020019200382003899963100188001020800002080000200382003811800211091010800001000005024161615152003580000102003920039200392003920039
80024200381500229925800101080000108000050640000020019200382003899963100188001020800002080000200382003811800211091010800001000005024151614152003580000102003920039200392003920039
800242003815002402580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100000502416161272003580000102003920039200392003920039
8002420038150024025800101080000108000050640000020019200382003899963100188001020800002080000200382003811800211091010800001000005024161615162003580000102003920039200392003920039
80024200381500240258001010800001080000506400000200192003820038999631001880010208000020800002003820038118002110910108000010000125024161615162003580000102003920039200392003920039
8002420038150024025800101080000108000050640000020019200382003899963100188001020800002080000200382003811800211091010800001000005024161610132003580000102003920039200392003920039