Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

FCVTZU (vector, fixed-point, 2S)

Test 1: uops

Code:

  fcvtzu v0.2s, v0.2s, #3
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
10043037240612547251000100010003981603018303730372414328951000100010003037303711100110000073116112629100030383038303830383038
10043037230612547251000100010003981603018303730372414328951000100010003037303711100110000073116112629100030383038303830383038
10043037230612547251000100010003981603018303730372414328951000100010003037303711100110000073116112629100030383038303830383038
10043037240612547251000100010003981603018303730372414328951000100010003037303711100110001073116112629100030743038303830383038
1004303723124782547251000100010003981603018303730372414328951000100010003037303711100110000073116112629100030383038303830383038
10043037230612547251000100010003981603018303730372414328951000100010003037303711100110000073116112629100030383038303830383038
10043037240612547251000100010003981603018303730372414328951000100010003037303711100110002073116112629100030383038303830383038
100430372302492547251000100010003981603018303730372414328951000100010003037303711100110000073116112629100030383038303830383038
10043037240612547251000100010003981603018303730372414328951000100010003037303711100110000073116112629100030383038303830383038
10043037240612547251000100010003981603018303730372414328951000100010003037303711100110001073116112629100030383038303830383038

Test 2: Latency 1->2

Code:

  fcvtzu v0.2s, v0.2s, #3
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 3.0037

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)simd prf full (72)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
10204300372330612954725101001001000010010000500427716013001830037300842826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
10204300372330612954725101001001000010010000500427716003001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
10204300372330612954725101001001000010010000500427716003001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
10204300372330612954725101001001000010010000500427716003001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300853003830038
10204300372330612954725101001001000010010000500427716003001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
102043003723342612954725101131001000010010000500427716003001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
10204300372320612954725101001001000010010000500427716013001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
10204300372330612954725101001001000010010000500427716013001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
10204300372320612954725101001001000010010000500427716013001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038
10204300372330612954725101001001000010010000500427716013001830037300372826403287451010020010000200100003003730037111020110099100100100001000007101161129633100001003003830038300383003830038

1000 unrolls and 10 iterations

Result (median cycles for code): 3.0037

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)l2 tlb miss instruction (0a)18191e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)5e60696b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fld unit uop (a6)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
1002430037233000000020829547251001010100001010000504277160003001803003730037282863287671001020100002010000300373003711100211091010100001000006402162329629010000103003830038300383003830038
100243003723300000006129547251001010100001010000504277160013001803003730037282863287671001020100002010000300373003711100211091010100001003006402162229629010000103003830038300383003830038
1002430037233000000012429547251001010100001010000504277160003001803003730037282863287671016020100002010000300373003711100211091010100001000006402162329629010000103003830038300383003830038
100243003722400000006129547251001010100001010000504277160003001803003730037282863287671001020100002010000300373003711100211091010100001000006402162229629010000103003830038300383003830038
1002430037225000000010329547251001010100001010000504277160013001803003730037282913287671001020100002010000300373003711100211091010100001000206402162329629010000103003830038300383003830038
100243003722500000006129547251001012100001010000504277160003001803003730037282863287671001020100002010000300373003711100211091010100001000006422162329629010000103003830038300383003830038
1002430037225000000011629547251001010100001010000504277160013001803003730037282863287671001220100002010000300373003711100211091010100001000006402163329629210000103003830038300383003830038
1002430037225000000012429547251001010100001010000504277160003001803003730037282863287671001020100002010000300373003711100211091010100001000006402162229629010000103003830038300383003830038
1002430037232000000020229547251001010100001010000504277160013001803003730037282863287671001020100002010000300373003711100211091010100001000006402162329629010000103003830038300383003830038
100243003722500000006129547251001010100001010000504277160003001803003730037282863287671001020100002010000300373003711100211091010100001000006402162229629010000103003830038300383003830038

Test 3: throughput

Count: 8

Code:

  fcvtzu v0.2s, v8.2s, #3
  fcvtzu v1.2s, v8.2s, #3
  fcvtzu v2.2s, v8.2s, #3
  fcvtzu v3.2s, v8.2s, #3
  fcvtzu v4.2s, v8.2s, #3
  fcvtzu v5.2s, v8.2s, #3
  fcvtzu v6.2s, v8.2s, #3
  fcvtzu v7.2s, v8.2s, #3
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
80204200591550000429030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100100111511801620036800001002004020040200402004020040
80204200391550000240165258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040200402004020040
80204200391550000513030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040201432004020040
802042014315700003450716258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040200402004020040
80204200391550000001836258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040200402004020040
8020420039155000063030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040200402004020040
8020420039161000039030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100003111511801620036800001002004020040200402004020040
80204200391550000519030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040200402004020040
8020420039156000033030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040200402004020040
802042003915500000030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511801620036800001002004020040200402004020040

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)031e1f3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)5f60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd0d5map dispatch bubble (d6)ddfetch restart (de)dfe0ec? simd retires (ee)? int retires (ef)f5f6f7f8fd
8002420051155270822580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010035024311611320036080000102004020040200402004020040
8002420039155004025800101080000108000050640000012002020112200391000531001980010208000020800002003920039118002110910108000010135024311611320036080000102004020040200402004020040
80024200391554410402580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010035024311611320036080000102004020040200402004020040
8002420039155120402580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010005024311611320036080000102004020040200402004020040
8002420039156120402580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010035024311611320036080000102004020040200402004020040
800242003915500402580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010005024311611320036080000102004020040200402004020040
800242003915500402580010108000010800005064000001200202003920039999631001980010208000020800002003920039118002110910108000010005024311611320036080000102004020040200402004020040
800242003915500402580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010005024311611320036080000102004020040200402004020040
8002420039156330402580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010005024311611320036080000102004020040200402004020040
8002420039155330402580010108000010800005064000000200202003920039999631001980010208000020800002003920039118002110910108000010005024311611320036080000102004020040200402004020040