Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

LSL (immediate, 32-bit)

Test 1: uops

Code:

  lsl w0, w0, #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410358084862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410357067862251000100010001691610351035728386810001000100010354111100110000373141119371000100010361036103610361036
100410357061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410357061862251000100010001691610351035728386810001000100010354111100110000673141119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103580618622510001000100016916103510357283868100010001000103541111001100001273141119371000100010361036103610361036
100410357061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036

Test 2: Latency 1->2

Code:

  lsl w0, w0, #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9faccfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003576061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100371023722994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)int prf full (71)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002410035750619863251001010010100108878404969551003510035860203874010010100201002010035411110021109101001010001564024122994010000100101003610036100361003610036
100241003575061986325100101001010010887841496955100351003586020387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
100241003575061986325100101001010010887840496955100351003586020387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750277986325100101001010010887840496955100351003586027387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
100241003575961986325100101001010010887840496955100351003586020387401001010020100201003541111002110910100101000364024123994010000100101003610036100361003610036
100241003575061986325100101001010010887840496955100351003586020387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
100241003576061986325100101001010010887841496955100351003586020387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
100241003575061986325100101001010010887841496955100351003586020387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750103986325100101001010010887840496955100351003586020387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
100241003575061986325100101001010010887841496955100351003586020387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  lsl w0, w8, #17
  lsl w1, w8, #17
  lsl w2, w8, #17
  lsl w3, w8, #17
  lsl w4, w8, #17
  lsl w5, w8, #17
  lsl w6, w8, #17
  lsl w7, w8, #17
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1674

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)a9branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204134251000282780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391
802041339010105742780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391
80204133901000282780136801368014840071014910310133901339033266333680148802648026413452391180201100991008010010000001115119016001338780036801001339113391133911339113391
80204133901010492780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391
80204133901000282780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391
80204133901000282780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391
802041339010106402780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391
802041339010007472780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115120016001338780036801001339113391133911339113461
802041339010002902780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391
802041339010007832780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000001115119016001338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)acbranch mispred nonspec (cb)cfd2d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80024133761000832580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200619221336880000800101337213372133721337213372
80024133711000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200319221336880000800101337213372133721337213372
80024133711000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200219221336880000800101337213372133721337213372
80024133711000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010010050200317421336880000800101337213372133721337213372
80024133711000412580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200219221336880000800101337213372133721337213372
80024133711000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200219221336880000800101337213372133721337213372
8002413371100035258001080010800104000500491029113371133713330333488001080020800201337139118002110910800101003557050200219221336880000800101337213372133721337213372
80024133711000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200219221336880000800101337213372133721337213372
80024133711000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200219221336880000800101337213372133721337213372
80024133711000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010000050200319231336880000800101337213372133721337213372