Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

LSR (immediate, 32-bit)

Test 1: uops

Code:

  lsr w0, w0, #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)03mmu table walk instruction (07)l2 tlb miss instruction (0a)1e3a3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1004103571104948622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103571103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103571103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103571103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103571103718622510001000100016916110351035728386810001000100010354111100110000079441449571000100010361036103610361036

Test 2: Latency 1->2

Code:

  lsr w0, w0, #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575366198772510100101001010088664049695510035100358580387221010010200102001003541111020110099100101001000071013711997010000101001003610036100361003610036
10204100357506198772510100101001010088664049695510035100358580387221010010200102001003541211020110099100101001000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580387221010010200102001003541111020110099100101001000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886641496955100351003585802587221010010200102001003541111020110099100101001000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664049695510035100358580387221010010200102001003541111020110099100101001000071013711994110000101001003610036100361003610036
102041003575366198772510100101001010088664149695510035100358580387221010010200102001003541111020110099100101001000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580387221010010200102001003541111020110099100101001000121371013711994110000101001003610036100361003610036
102041003575156198772510100101001010088664149695510035100358580387221010010200102001003541111020110099100101001000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664049695510035100358580387221010010200102001003541111020110099100101001000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664049695510035100358580387221010010200102001003541111020110099100101001000071013711994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002410035750006198632510010100101001088784049695510035100358602387401001010020103661003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101016588784049695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
10024100357500010598632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
10024100357500015698632510010100101001088784149695510035100358602387401001010020100201008141111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750008298632510010100101001088784049695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784049695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  lsr w0, w8, #17
  lsr w1, w8, #17
  lsr w2, w8, #17
  lsr w3, w8, #17
  lsr w4, w8, #17
  lsr w5, w8, #17
  lsr w6, w8, #17
  lsr w7, w8, #17
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1674

retire uop (01)cycle (02)03091e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204134151010028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000031115119161338780036801001339113391133911339113391
8020413390100002827801368013680148400710049103101339013390332663336801488026480264133903911802011009910080100100001021115119161338780036801001339115159133911339113391
80204133901001028278013680136801484007101491031013390133903326633368014880384802641339039118020110099100801001000001115119161338780036801001339113391133911339113391
80204133901000028278013680136801484007101491031013390133903326633368014880264802641339039318020110099100801001000001115119161338780036801001339113391133911339113391
80204133901010028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000001115119161338780036801001339113391133911339113391
80204133901000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119161338780036801001339113391133911339113391
802041339010006282780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000301115119161338780036801001339113391133911339113391
80204133901000028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000001115119161338780036801001339113391133911339113391
80204133901000028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000001115119161338780036801001339113391133911339113391
802041339010100282780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010000721115119161338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002413376100035258001080010800104000501491029113371133713330333488001080020800201337139118002110910800101050211919961336880000800101337213372133721337213372
800241337110003525800108001080010400050149102911337113371333033348800108002080020135543911800211091080010105021819971336880000800101337213372133721337213372
8002413371100014725800108001080010400050049102911337113371333033348800108002080020133713911800211091080010105020819651336880000800101337213372133721337213372
800241337110003525800108001080010400050149102911337113371333033348800108002080020133713911800211091080010105020519581336880000800101337213372133721337213372
8002413371100035258001080010800104000501491029113371133713330333488001080020800201337139118002110910800101050201019581336880000800101337213372133721337213372
80024133711000352580010800108001040005014910291133711337133303334880010800208002013371391180021109108001010502081911101336880000800101337213372133721337213372
80024133711000352580010800108001040005014910291133711337133303334880010800208002013371391180021109108001010502110191171336880000800101337213372133721337213372
800241337110003525800108001080010400050149102911337113371333033348800108002080020133713911800211091080010105020819681336880000800101337213372133721337213372
800241337110005625800108001080010400050149102911337113371333033348800108002080020133713911800211091080010105021919681336880000800101337213372133721337213372
800241337110003525800108001080010400050149102911337113371333033348800108002080020133713911800211091080010105020619681336880000800101337213372133721337213372