Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

MVN (register, 32-bit)

Test 1: uops

Code:

  mvn w0, w0
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)03mmu table walk instruction (07)l2 tlb miss instruction (0a)1e3a3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1004103581103718622510001000100016916110351035728386810001000100010354111100110000679441449371000100010361036103610361036
1004103571103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916010351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103571103718622510001000100016916010351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103571103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
10041035811031668622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103571103718622510001000100016916010351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916110351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916010351035728386810001000100010354111100110000079441449371000100010361036103610361036
1004103581103718622510001000100016916010351035728386810001000100010354111100110000379441449371000100010361036103610361036

Test 2: Latency 1->2

Code:

  mvn w0, w0
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020410035750619877251010010100101008866414969551003510035858038722101001020010200100354111102011009910010100100033071013711994110000101001003610036100361003610036
1020410035750619877251010010100101008866414970011003510035858038722101001020010200100354111102011009910010100100066071013711994110000101001003610036100361003610036
1020410035750619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100018071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886641496955100351003585803872210100102001020010035411110201100991001010010009171013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3a3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002410035750000297006198636810010100101001088784496955100351003586028875910010100201002010035411110021109101001010000100064034122994010000100101003610036100361003610036
1002410035750000120015998632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010000000064024122994010000100101003610036100361003610036
10024100357500000016198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010000000064024122994010000100101003610036100361003610036
10024100357500000006198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010000003064024122994010000100101003610036100361003610036
10024100357500000006198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010000000064024122994010000100101003610036100361003610036
10024100357500006006198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010000100064024122994010000100101003610036100361003610036
1002410035750000000536986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100003000064024122994010000100101003610036100361003610036
10024100357500000006198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010000000064024122994010000100101003610036100361003610036
10024100357500000006198632510010100101001089965496955100351003586023874010010100201002010035411110021109101001010000000064024122994010000100101003610036100361003610036
100241003575000000061986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100001503064024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  mvn w0, w8
  mvn w1, w8
  mvn w2, w8
  mvn w3, w8
  mvn w4, w8
  mvn w5, w8
  mvn w6, w8
  mvn w7, w8
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1674

retire uop (01)cycle (02)03191e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204134151000028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010002061115119016001338780036801001339113391133911339113391
8020413390100019828278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000871115119016101338780036801001339113391133911339113391
8020413390100002827801368013680148400710491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
802041339010011442827801368013680148400710491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390100062827801368013680148400710491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390101062827801368013680148400710491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
80204133901000028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000691115119016001338780036801001339113391133911339113391
8020413390100002827801368013680148400710491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
80204133901000028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000511115119016001338780036801001339113391133911339113391
80204133901000028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000721115119016001338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)03l2 tlb miss data (0b)191e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fst unit uop (a7)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002413390100000035358001080010800104000501491029113371133713330333488001080020800201337139118002110910800101002005021419431336880000800101337213372133721337213372
8002413371100000035268001080010800104000501491029113371133713330333488001080020800201337139118002110910800101000605020319431336880000800101337213372133721337213372
8002413371100000035258001080010800104000501491029113371133713330333488001080020800201337139118002110910800101000005021319431336880000800101337213372133721337213372
8002413371100003035258001080010800104000501491029113371133713330333488001080020800201337139118002110910800101000005021419341336880000800101337213372133721337213372
8002413371100000035258001080010800104000501491029113371133713330333488001080020800201337139118002110910800101000905020419431336880000800101337213372133721337213372
8002413371100000035258001080010800104000501491029113371133713330333488001080020800201337139118002110910800101005005021419341336880000800101337213372133721337213372
8002413371100001803525800108001080010400050149102911337113371333033348800108008180020133713911800211091080010100239005021419441336880000800101337213372133721337213372
80024133711000000352580010800108001040005014910291133711337133303334880010800208002013371391180021109108001010023005021319441336880000800101337213372133721337213372
8002413371100000035258001080010800104000501491029113371133713330333488001080020800201337139118002110910800101000005021419341336880000800101337213372133721337213372
80024133711000000352580010800108001040005014910291133711337133303334880010800208002013371391180021109108001010044005021419441336880000800101337213372133721337213372