Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

MVN (register, 64-bit)

Test 1: uops

Code:

  mvn x0, x0
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100410358061862251000100010001691610351035728386810001000100010354111100110000073241119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103570260862251000100010001691610351035728386810001000100010354111100110000373141119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
100410357061862251000100010001691610351035728386810001000100010354111100110000073141119411000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103580618622510001000100016916103510357283868100010001000103541111001100001273141119371000100010361036103610361036
100410358061862251000100010001691610351035728386810001000100010354111100110000073141119371000100010361036103610361036

Test 2: Latency 1->2

Code:

  mvn x0, x0
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)18191e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575000061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
1020410035750000619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100280371013711994110000101001003610036100361003610036
1020410035750001261987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
1020410035750000619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100104571013711994110000101001003610036100361003610036
102041003575000061987725101001010010100886640496955100351003585803872210100102001020010035412110201100991001010010000371013711994110000101001003610036100361003610036
102041003575000061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013721994110000101001003610036100361003610036
102041003575000061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575000061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010030071013711994110000101001003610036100361003610036
1020410035750000619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100190071013711994110000101001003610036100361003610036
1020410035750100103987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024100357500619863251001010010100108878414969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
10024100357503619863251001010010100108878404969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
10024100357500619863251001010010100108878414969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
10024100357500619863251001010010100108878404969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
100241003575006198632510010100101001088784198695510035100358602387401001010020100201003541111002110910100101016364024122994010000100101003610036100361003610036
100241003575006198632510010100101001088784049695510035100358602387401001010020100201003541111002110910100101014064024122994010000100101003610036100361003610036
10024100357500619863251001010010100108878414969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
100241003575021619863251001010010100108878414969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
10024100357500619863251001010010100108878404969551003510035860238740100101002010020100354111100211091010010106064024122994010000100101003610036100361003610036
100241003575006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101001864024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  mvn x0, x8
  mvn x1, x8
  mvn x2, x8
  mvn x3, x8
  mvn x4, x8
  mvn x5, x8
  mvn x6, x8
  mvn x7, x8
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1674

retire uop (01)cycle (02)03mmu table walk data (08)181e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)fetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204134141010092827801368013680148400710149103101339013390332663336801488026480264133903911802011009910080100100000111511911601338780036801001339113391133911339113391
80204133901000002827801368013680148400710049103101339013390332663336801488026480264133903911802011009910080100100000111511901601338780036801001339113391133911339113391
80204133901000002827801368013680148400710049103101339013390332663336801488026480264133903911802011009910080100100000111511901601338780036801001339113391133911339113391
8020413390100000282780136801368014840071014910310133901339033266333680148802648026413390391180201100991008010010001350111511901601338780036801001339113391133911339113391
802041339010000122827801368013680148400710149103101339013390332663336801488026480264133903911802011009910080100100000111511901601338780036801001339113391133911339113391
80204133901000002827801368013680148400710149103101339013390332663336801488026480264133908611802011009910080100100000111511901601338780036801001339113391133911339113391
80204133901000002827801368013680148400710149103101339013390332663336801488026480264133903911802011009910080100100000111511901601338780036801001339113391133911339113391
8020413390101001228278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000630111511901601338780036801001339113391133911339113391
802041339010000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000600111511901601338780036801001339113391133911339113391
80204133901000002827801368013680148400710149103101339013390332663336801488026480264133903911802011009910080100100000111511901601338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)09l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002413376100000000000649258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005021719561336880000800101337213372133721337213372
800241337110000000000035258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000020005020319351336880000800101337213372133721337213372
8002413371100000000000455258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005022619641336880000800101337213372133721337213372
8002413371100000000012035258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005020319451336880000800101337213372133721337213372
8002413371100000000000408258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005021519531336880000800101337213372133721337213372
800241337110000000000035258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000020005021319461336880000800101337213372133721337213372
800241337110000000000035258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005020519531336880000800101337213372133721337213372
8002413371100000000000123258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005020319551336880000800101337213372133721337213372
8002413371100000000000504258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005022519451336880000800101337213372133721337213372
8002413371100000000000129258001080010800104000504910291013371133713330333488001080020800201337139118002110910800101000000005021519461336880000800101337213372133721337213372