Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

REV (32-bit)

Test 1: uops

Code:

  rev w0, w0
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10041035806186225100010001000169161035103572838681000100010001035411110011000073241119371000100010361036103610361036
10041035706186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036
10041035706186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036
10041035806186225100010001000169161035103572838681000100010001035411110011000173141119371000100010361036103610361036
100410357038186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036
10041035706186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036
10041035806186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036
10041035806186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036
10041035806186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036
10041035706186225100010001000169161035103572838681000100010001035411110011000073141119371000100010361036103610361036

Test 2: Latency 1->2

Code:

  rev w0, w0
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575249619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100471033722994110000101001003610036100361003610036
1020410035759619877251010010100101008866414969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
10204100357501669877251010010100101008866414969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
1020410035759619877251010010100101008866414969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
1020410035759619877251010010100101008866414969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
1020410035750619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
1020410035750619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
1020410035750619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
10204100357602509877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036
10204100357512619877251010010100101008866404969551003510035858038722101001020010200100354111102011009910010100100071023722994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)0318191e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024100357500186198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
10024100357500012498632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
10024100357500010898632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750096198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
10024100357500186198632510010100101001088784049695510035100358602387401001010020100201003541111002110910100101010064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035751006198632510010100101001088784149695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  rev w0, w8
  rev w1, w8
  rev w2, w8
  rev w3, w8
  rev w4, w8
  rev w5, w8
  rev w6, w8
  rev w7, w8
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1674

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)1e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)fetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204134141000000282780136801368014840071049103101339013390332615333680148802648026413390391180201100991008010010000111511921601338780036801001339113391133911339113391
8020413390100000028278013680136801484007104910310133901339033266337380148802648052313390391180201100991008010010000111511901601338780036801001339113391133911339113391
802041339010010186028278013680136801484007104910310133901339033306333680148802648026413390391180201100991008010010000111511901601338780036801001339113391133911339113391
8020413390100000028278013680136805384007104910310133901339033266333680148802648026413390391180201100991008010010013111511901601338780036801001339113391133911351513391
8020413390100000028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000111511901601338780036801001339113391133911339113391
8020413390100000028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010010111511901601338780036801001339113391133911339113391
80204133901010000156278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000111511901601338780036801001339113391133911339113391
8020413390100000028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000111511901601338780036801001339113391133911339113391
802041339010000231028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000111511901601338780036801001339113391133911339113391
802041339010000294028278013680136801484007104910310133901339033266333680148802648026413390391180201100991008010010000111511901601338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)03181e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002413387100048264352580010800108001040005014910291133711337133303334880010800208002013371391180021109108001010005023119111336880000800101337213372133721337213372
8002413371100000352580010800108001040005014910291133711337133303334880010800208002013371391180021109108001010005020119111336880000800101337213372133721337213372
8002413371100000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020519111336880000800101337213372133721337213372
8002413371100000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020119111336880000800101337213372133721337213372
8002413371100000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020119211336880000800101337213372133721337213372
80024133711000001822580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020119111336880128800101337213372133721337213372
8002413371100000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020119111336880000800101337213372133721337213372
8002413371101000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020119111336880000800101337213372133721337213372
8002413371100000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020319111336880000800101337213372133721337213372
8002413371100000352580010800108001040005004910291133711337133303334880010800208002013371391180021109108001010005020119111336880000800101337213372133721337213372