Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

ROR (immediate, 32-bit)

Test 1: uops

Code:

  ror w0, w0, #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)033f4d5051schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1004103576186210192510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103586186202510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103576186202510001000100016916010351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103586186202510001000100016916010351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103576186202510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103586186202510001000100016916010351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103586186202510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103586186202510001000100016916010351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103576186202510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036
1004103588286202510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036

Test 2: Latency 1->2

Code:

  ror w0, w0, #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)int prf full (71)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100400071013711994110000101001003610036100361003610036
10204100357508298772510146101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000371013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100020071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664149695510035100358580038722101001020010200100354111102011009910010100100000371013711994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)0318191e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002410035750006198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010001264034122994010000100101003610036100361003610036
1002410035750005369863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101002064024122994010000100101003610036100361003610036
100241003575000619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000364024122994010000100101003610036100361003610036
100241003575000619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101023364024122994010000100101003610036100361003610036
100241003575000619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610081100361003610036
100241003575000849863251001010010100108878449695510035100358602787401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
100241003575000619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035750006198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010145364024122994010000100101003610036100361003610036
100241003575000619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036
1002410035760024619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  ror w0, w8, #17
  ror w1, w8, #17
  ror w2, w8, #17
  ror w3, w8, #17
  ror w4, w8, #17
  ror w5, w8, #17
  ror w6, w8, #17
  ror w7, w8, #17
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1674

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
802041341410000000028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
8020413390100000000891278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
8020413390100000000114278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
802041339010000000028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
802041339010100000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
802041339010000000028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
802041339010000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
802041339010000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
802041339010100000028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391
802041339010100000028278013680136801484007100491031013390133903326633368014880264802641339039118020110099100801001000000001115119016001338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)67696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)eaeb? int retires (ef)f5f6f7f8fd
80024133881000352580010800108001040005004910291013371133713330333488001080020800201337139118002110910800101000050211019611133688000000800101337213372134321343113372
80024133711000352580010800108001040005004910291013371133713330333488001080020800201337139118002110910800101000350227191110133688000000800101337213372133721337213372
800241337110007725800108001080010400050049102910133711337133303334880010800208002013371391180021109108001010000502171949133688000000800101337213372133721337213372
8002413371100035258001080010800104000500491029101337113371333033348800108002080020133713911800211091080010100005021419127133688000000800101337213372133721337213372
800241337110003525800108001080010400050049102910133711337133303334880010800208022413371391180021109108001010013502071968133688000000800101337213372133721337213372
8002413371100035258001080010800104000500491029101337113371333033348800108002080020133713911800211091080010100005022719911133688000000800101337213372133721337213372
8002413371100035258001080010800104000500491029101337113371333033348800108002080020133713911800211091080010100035020619710133688000000800101337213372133721337213372
8002413371100035258001080010800104000500491029101337113371333033348800108002080020133713911800211091080010100005022819710133688000000800101337213372133721337213372
800241337110003525800108001080010400050049102910133711337133303334880010800208002013371391180021109108001010000502071985133688000000800101337213372133721337213372
800241337110003525800108001080010400050049102910133711337133303334880010800208002013371391180021109108001010010502071968133688000000800101337213372133721337213372