Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SBFX (32-bit)

Test 1: uops

Code:

  sbfx w0, w0, #3, #7
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)03mmu table walk instruction (07)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10041035800618622510001000100016916110351035728386810001000100010354111100110000075239229371000100010361036103610361036
10041035700618622510001000100016916010351035728387010001000100010354111100110000073141119371000100010361036103610361036
10041035700618622510001000100016916010351035728386810001000100010354111100110000073139119371000100010361036103610361036
10041035810618622510001000100016916110351035728386810001000100010354311100110000073141119371000100010361036103610361036
10041035800618622510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036
10041035800618622510001000100016911110351035728386810001000100010354111100110000073141119371000100010361036103610361036
10041035800758632510001000100016916110351035728387010001000100010354311100110000073141119371000100010361036103610361036
100410358101578632510001000100016916110351035728386810001000100010354111100110000073141119371000100010361036103610361036
10041035900618622510001000100016916110351035728387010001000100010354311100110000673141119371000100010361036103610361036
10041035700618622510001000100016916110351035729386810001000100010354111100110000073141119371000100010361036103610361036

Test 2: Latency 1->2

Code:

  sbfx w0, w0, #3, #7
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
1020410035750671987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886641496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
1020410035750807987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575082987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010010071013711994110000101001003610036100361003610036
1020410035750628987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575082987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575071987725101001010010100886640496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002410035750391039863251001010010100108878404969551003510035860238740100101002010020100354111100211091010010100210064024122994010000100101003610036100361003610036
10024100357500105986325100101001010010887840496955100351003586023874010010100201002010035411110021109101001010000263564024122994010000100101003610036100361003610036
1002410035750061986325100101001010010887840496955100351003586023874010010101961019110035411110021109101001010000064024122994010000100101003610036100361003610036
1002410035750061986325100101001010010887841496955100351003586023874010010100201002010035411110021109101001010000064024122994010000100101003610036100361003610036
1002410035750061986325100101001010010887841496955100351003586023874010010100201002010035411110021109101001010000064024122994010000100101003610036100361003610036
1002410035750061986325100101001010010887841496955100351003586023874010010100201002010035411110021109101001010000064024122994010000100101003610036100361003610036
1002410035750061986325100101001010010887841496955100351003586023874010010100201002010035411110021109101001010010064024122994010000100101003610036100361003610036
1002410035750084986325100101001010010887841496955100351003586023874010010100201002010035411110021109101001010000064024122994010000100101003610036100361003610036
1002410035750061986325100101001010010887841496955100351003586023874010010100201002010035411110021109101001010000064024122994010000100101003610036100361003610036
1002410035750061986325100101001010010887841496955100351003586023874010010100201002010035411110021109101001010000064024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  sbfx w0, w8, #3, #7
  sbfx w1, w8, #3, #7
  sbfx w2, w8, #3, #7
  sbfx w3, w8, #3, #7
  sbfx w4, w8, #3, #7
  sbfx w5, w8, #3, #7
  sbfx w6, w8, #3, #7
  sbfx w7, w8, #3, #7
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1675

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)int prf full (71)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204134131000932780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000313731115119116231338780036801001339113391135171339113391
80204133901010282780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000001115120116221338780036801001339113391133911339113391
80204133901000702780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000401115120116121338780036801001339113391133911339113391
80204133901000282780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000001115119016001344080036801001339113391133911339113391
80204133901000282780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010020001115120016221338780036801001339113391133911339113391
80204133901010282780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000001115120016211338780036801001339113391133911339113391
80204133901000282780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000001115120016221338780036801001339113391133911339113391
80204133901000282780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000001115120016221338780036801001339113391133911339113391
80204133901000492780136801368040840071049103101339013390332606333680148802648026413390391180201100991008010010000001115120016221338780036801001339113391133911339113391
80204133901000282780136801368014840071049103101339013390332606333680148802648026413390391180201100991008010010000001115120016121338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)03mmu table walk instruction (07)l2 tlb miss instruction (0a)1e3a3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6067696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)91inst branch cond (94)inst int alu (97)9faccfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
800241339010011237345258001080010800104000501049102911337113371333033348800108002080020133713911800211091335510800101005030201917171336880000800101337213372133721337213372
80024133711001103110258001080010800104000500049102911337113371333033348800108002080020133713911800211091335510800101005030161917191336880000800101337213372133721337213372
8002413371100112734525800108001080010400050004910291133711337133303334880010800208002013371391180021109010800101005030161917151336880000800101337213372133721337213372
80024133711001123734525800108001080010400050104910291133711337133303334880010800208002013371391180021109010800101005030171915171336880000800101337213372133721337213372
800241337110011034525800108001080010400050004910291133711337133303334880010800208002013371391180021109010800101005030161917171336880000800101337213372133721337213372
80024133711001119534525800108001080010400050104910291133711337133303334880010800208002013371391180021109010800101005029151917191336880000800101337213372133721337213372
80024133711001103452580010800108001040005000491029113371133713330333488001080020800201337139118002110901080010100503081916141336880000800101337213372133721337213372
800241337110011034525800108001080010400050004910291133711337133303334880010802858002013371391180021109010800101005030171917171336880000800101337213372133721337213372
8002413371100111234525800108013680010400050104910291133711337133303334880010800208002013371391180021109010800101005030161913171336880000800101337213372133721337213372
800241337110011034525800108001080010400050104910291133711337133303334880010800208002013371391180021109010800101005029181915171336880000800101337213372133721337213372