Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SQSHL (vector, 2S)

Test 1: uops

Code:

  sqshl v0.2s, v0.2s, v1.2s
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
1004203715012116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371507816872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
1004203715013116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
10042037151328216872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468012018203720371572318951000100020002037203711100110000073116111787100020382038203820382038
100420371506116872510001000100026468002018203720371572318951000100020002037203711100110000073116111787100020382038203820382038

Test 2: Latency 1->2

Code:

  sqshl v0.2s, v0.2s, v1.2s
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)181e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
10204200371500000006119687251010010010000100100005002847680020018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
102042003715000003006119687251010010010000100100005002847680020018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
102042003715000004206119687251010010010000100100005002847680020018200372003718422318745101002001000020020000200372003711102011009910010010000100210007101161119791100001002003820038200382003820038
102042003715000133306119676251010010010000100100005002847680120018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
10204200371500000121766119687251010010010000100100005002847680120018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
10204200371500000006119687251010010010000100100005002847680120018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
10204200371500000006119687251010010010000100100005002847680020018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
10204200371490000006119687251010010010000100100005002847680020018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
102042003715000003608219687251010010010000100100005002847680020018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038
102042003715000000023119687251010010010000100100005002847680120018200372003718422318745101002001000020020000200372003711102011009910010010000100000007101161119791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)18191e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
1002420083151111183885941967644100231010012111015255284896312005420037200841844781878610163221000022203342008520085211002110910101000010002104202006612242319823010000102008420085200842008520086
1002420084150011088611967645100241110000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000010306402162219785010000102003820038200382003820038
1002420037150000180611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010020000006402162219785010000102003820038200382003820038
100242003715000000611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000060611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
1002420037150000750611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038
100242003715000000611968725100101010000101000050284768012001820037200371844431876710010201000020200002003720037111002110910101000010000000006402162219785010000102003820038200382003820038

Test 3: Latency 1->3

Code:

  sqshl v0.2s, v1.2s, v0.2s
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)0318191e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001000071002161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001002071001161119791100001002003820038200382003820038
10204200371500006119687251010010010000100100005002847680020018020037200371842231874510100200100002002000020037200371110201100991001001000010024071001161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001002071001161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001000071001161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001001071001161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001002071001161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001000071001161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001000071001161119791100001002003820038200382003820038
1020420037150000611968725101001001000010010000500284768002001802003720037184223187451010020010000200200002003720037111020110099100100100001003371001161119791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)09181e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)simd prf full (72)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
1002420037150000061196872510010101000010100005028476801200182003720037184440318767100102010000202000020037200371110021109101010000102306640216221978510000102003820038200382003820038
100242003715000106119687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010000640216221978510000102003820038200382003820038
100242003715000006119687251001010100001010000502847680120018200372003718444731876710010221000020200002003720037111002110910101000010003640216221978510000102003820038201792003820038
100242003715000006119687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010303640216221978510000102003820038200382003820038
1002420037150010063819687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010000640216221978510000102003820038200382003820038
100242003715000006119687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010000640216221978510000102003820038200382003820038
100242003715000006119687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010306640216221978510000102003820038200382003820038
100242003715000006119687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010003640216221978510000102003820038200382003820038
100242003715000006119687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010000640216221978510000102003820038200382003820038
100242003715000006119687251001010100001010000502847680120018200372003718444031876710010201000020200002003720037111002110910101000010000640216221978510000102003820038200382003820038

Test 4: throughput

Count: 8

Code:

  sqshl v0.2s, v8.2s, v9.2s
  sqshl v1.2s, v8.2s, v9.2s
  sqshl v2.2s, v8.2s, v9.2s
  sqshl v3.2s, v8.2s, v9.2s
  sqshl v4.2s, v8.2s, v9.2s
  sqshl v5.2s, v8.2s, v9.2s
  sqshl v6.2s, v8.2s, v9.2s
  sqshl v7.2s, v8.2s, v9.2s
  movi v8.16b, 9
  movi v9.16b, 10

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)031f3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
802042004815002925801081008000810080020500640132020019200382003899776998980120200800322001600642003820038118020110099100100800001000011151181160020035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002003820038118020110099100100800001000000051101161120035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002003820038118020110099100100800001000600051101161120035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002003820038118020110099100100800001000000051101161120035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002003820038118020110099100100800001000000051101161120035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002003820038118020110099100100800001000000051101161120035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002008620038118020110099100100800001000000051101161120035800001002003920039200392009220039
8020420038150040258010010080000100800005006400000200192003820038997339996801002008000020016000020038200381180201100991001008000010011500051101161120035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002003820038118020110099100100800001000000051101161120035800001002003920039200392003920039
802042003815004025801001008000010080000500640000020019200382003899733999680100200800002001600002003820038118020110099100100800001000000051101161120035800001002003920039200392003920039

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
80024200391500392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010105020416642003580000102003920039200392003920039
80024200381500392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010005020716342003580000102003920039200392003920039
80024200381500392580010108000010800005064000002001920038200389996310018800102080000201600002003820038118002110910108000010105020616762003580000102003920039200392003920039
80024200381500392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002210910108000010005020416442003580000102003920039200392003920039
80024200381500392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010405020716962003580000102003920039200392003920039
80024200381500392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010805020616672003580000102003920039200392003920039
80024200881510392580010108000010800005064000002001920038200389996310018800102080000201600002003820038118002110910108000010135020316432003580000102003920039200392003920039
80024200381500392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010805020616662003580000102003920039200392003920039
80024200381500392580087108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010105020616442003580000102003920039200392003920039
80024200381500392580010108000010800005064000012001920038200389996310018800102080000201600002003820038118002110910108000010005020416442003580000102003920039200392003920039