Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SSHR (vector, 16B)

Test 1: uops

Code:

  sshr v0.16b, v0.16b, #3
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110003073116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110000373116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110000373116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110002073116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110008073116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110003073116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110001073116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
100420371506116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038

Test 2: Latency 1->2

Code:

  sshr v0.16b, v0.16b, #3
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
1020420037150000105196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000061196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
1020420037150000124196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000061196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000084196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000061196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000061196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000671011611197910100001002003820038200382003820038
102042003715000061196862510100125100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
102042003715000061196862510100100100001001000050028475212001820037200371842131874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038
1020420037150000382196862510100100100001001000050028475212001820037200371842431874510100200100002001000020037200371110201100991001001000010000071011611197910100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2branch cond mispred nonspec (c5)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
100242003715000000005791968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038
10024200371500000000611968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100001000006402162219786010000102003820038200382003820038
10024200371500000000611968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038
10024200371500000000611968625100101010000101000050284752120018200372003718443318767100102210169201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038
100242003715000000001471968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038
100242003715000000001241968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038
100242003715000000001031968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038
10024200371500000000611968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038
10024200371500000000611968625100101010000101000050284752120018200372008418443318767100102010000201000020037200371110021109101010000100001000006402162219786010000102003820038200382003820038
100242003715000000004371968625100101010000101000050284752120018200372003718443318767100102010000201000020037200371110021109101010000100000000006402162219786010000102003820038200382003820038

Test 3: throughput

Count: 8

Code:

  sshr v0.16b, v8.16b, #3
  sshr v1.16b, v8.16b, #3
  sshr v2.16b, v8.16b, #3
  sshr v3.16b, v8.16b, #3
  sshr v4.16b, v8.16b, #3
  sshr v5.16b, v8.16b, #3
  sshr v6.16b, v8.16b, #3
  sshr v7.16b, v8.16b, #3
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03181e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fld unit uop (a6)l1d cache writeback (a8)branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)fetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
802042005915000231258010810080008100800205006401320200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016120035800001002003920039200392003920039
80204201101500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016020035800001002003920039200392003920039
80204200381500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118116020035800001002003920039200392003920039
80204200381500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016020035800001002003920039200392003920039
80205200381500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016120035800001002003920039200392003920039
80204200381500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016120035800001002003920039200392003920039
802042003815000341258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016020035800001002003920039200392003920039
80204200381500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016020035800001002003920039200392003920039
80204200381500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016020035800001002003920039200392003920039
80204200381500029258010810080008100800205006401321200192003820038997769989801202008003220080032200382003811802011009910010080000100001115118016020035800001002003920039200392003920039

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03191e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
8002420039150001022580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020716452003580000102003920039200392003920039
8002420038150001252580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020416542003580000102003920039200392003920039
800242003815000392580010108000010800005064000012001920038200389996310018800102080000208000020038200871180021109101080000100005020416542003580000102003920039200392003920039
8002420038150001482580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020516542003580000102003920039200392003920039
8002420038150001482580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020516552003580000102008920039200392003920039
8002420038150003972580010108000010800005064000012001920038200389996310018801092080000208000020038200381180021109101080000100005020516542003580000102003920039200392003920039
8002420038150007042580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020416452003580000102003920039200392003920039
8002420038150024392580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020416552003580000102003920039200392003920102
800242003815000812580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020516452003580000102003920039200392003920039
8002420038150004912580010108000010800005064000012001920038200389996310018800102080000208000020038200381180021109101080000100005020516452003580000102003920039200392003920039