Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SSHR (vector, 8B)

Test 1: uops

Code:

  sshr v0.8b, v0.8b, #3
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)03191e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
1004203716006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715008216862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038
1004203715006116862510001000100026452112018203720371571318951000100010002037203711100110000073116111786100020382038203820382038

Test 2: Latency 1->2

Code:

  sshr v0.8b, v0.8b, #3
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)09181e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
102042003715000006119686251010010010000100100005002847521020018200372003718421318745101002001000020010000200372003711102011009910010010000100003757102161119791100001002003820038200382003820038
10204200371500000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000437101161119791100001002003820038200382003820038
10204200371500000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200372110201100991001001000010000507101161119791100001002003820038200382003820038
10204200371500000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000007101161119791100001002003820038200382003820038
10204200371500000611968625101001001000010010000500284752102001820084200861842131874510100200100002001000020037200371110201100991001001000010000007101161119791100001002003820038200382003820038
10204200371490000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000907101161119791100001002003820038200382003820038
10204200371500000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000037101161119791100001002003820038200382003820038
10204200371500000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000907101161119791100001002003820038200382003820038
10204200371500000611968625101001001000010010000500284752102001820037200371842131874510100200100002001000020037200371110201100991001001000010000007101161119791100001002003820038200382003820038
102042003715100006119686251010010010000100100005002847521120018200372003718421318745101002001000020010000200372003711102011009910010010000100000127101161119791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
1002420037150000000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100000002106402162219786010000102003820038200382003820038
100242003715000000000611968625100101010000101000050284752102001820037200371844331876710010201000020100002003720037111002110910101000010000000006402162219786010000102003820038200382003820038
10024200371500000018006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100000004506402162219786010000102003820038200382003820038
10024200371500000021006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100000446306402162219786010000102003820038200382003820038
100242003715000000000611968625100101010000101000050284752102001820037200841844331876710010201000020100002003720037111002110910101000010000000006402162219786010000102003820038200382003820038
1002420037150000000006119686251001010100001010000502847521020018200372003718443318767100102010000201000020037200371110021109101010000100000008706402162219786010000102003820038200382003820038
100242003715000000000611968625100101010000101000050284752102001820037200371844331876710010201000020100002003720037111002110910101000010000000006402162219786010000102003820038200382003820038
100242003715000000000611968625100101010000101000050284752102001820037200371844331876710010201000020100002003720037111002110910101000010000000006401162219786010000102003820038200382003820038
100242003714900000000611968625100101010000101000050284752102001820037200371844331876710010201000020100002003720037111002110910101000010000000006402162219786010000102003820038200382003820038
10024200371500000000061196862510010101000010100005028475210200182003720037184433187671001020100002010012200372003711100211091010100001000000015306402162219786010000102003820038200382003820038

Test 3: throughput

Count: 8

Code:

  sshr v0.8b, v8.8b, #3
  sshr v1.8b, v8.8b, #3
  sshr v2.8b, v8.8b, #3
  sshr v3.8b, v8.8b, #3
  sshr v4.8b, v8.8b, #3
  sshr v5.8b, v8.8b, #3
  sshr v6.8b, v8.8b, #3
  sshr v7.8b, v8.8b, #3
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)0318191e3f5051schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
8020420057150000292002225801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511811620035800001002003920088200892003920039
80204200381500001298025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010003111511801620035800001002003920039200392003920039
80204200381500002902580108100800081008002050064013202001920038200389977699898012020080032200800322003820038118020110099100100800001000126111511801620035800001002003920039200392003920039
802042003815000029025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511801620035800001002003920039200392003920039
802042003815000029025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511801620035800001002003920039200392003920039
802042003815000029025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511801620035800001002003920039200392003920039
802042003815000029025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511801620035800001002003920039200392003920039
802042003815000029025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511801620035800001002003920039200392003920039
802042003815000029025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511801620035800001002003920039200392003920039
8020420038150000504025801081008000810080020500640132020019200382003899776998980120200800322008003220038200381180201100991001008000010000111511801620035800001002003920039200392003920039

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)033f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)simd prf full (72)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
8002420050150110258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010005020171617142003580000102003920039200392003920039
8002420038150117425800101080000108000050640000200192003820038999603100188001020800002080000200382003811800211091010800001000502014168172003580000102003920039200392003920039
800242003815094258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010005020171614172003580000102003920039200392003920039
800242003815094258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010005020141617142003580000102003920039200392003920039
800242003815097258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010005020141617142003580000102003920039200392003920039
800242003815094258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010035020171616182003580000102003920039200392003920039
8002420038150100258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010005020171617172003580000102003920039200392003920039
80024200381509725800101080000108000050640000200192003820038999603100188001020800002080000200382003811800211091010800001000502017161782003580000102003920039200392003920039
8002420038150666258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010005020141618152003580000102003920039200392003920039
8002420038150100258001010800001080000506400002001920038200389996031001880010208000020800002003820038118002110910108000010005020151617172003580000102003920039200392003920039