Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SUBS (register, lsl, 32-bit)

Test 1: uops

Code:

  subs w0, w0, w1, lsl #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10042035150821000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036
10042035150611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036
10042035150611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036
10042035150611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036
10042035150611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036
10042035150611000186225200020001000126235203520351729318661000100020002035411110011000010731431119202000100020362036203620362036
100420351515611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362083203620362036
10042035153611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036
10042035160611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036
10042035160611000186225200020001000126235203520351729318661000100020002035411110011000000731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  subs w0, w0, w1, lsl #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515000611000019862252010020133101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710139111992220000101002003620036200362003620036
1020420035150001241000019862252010020100101001305121149169552003520035185813187201010010200202002003541111020110099100101001000710139111992220000101002003620036200362003620036
1020420035150001031000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541411020110099100101001000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710139111992220000101002003620036200362003620036
102042003515000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710139111992220000101002003620036200362003620036
1020420035150001261000019862352010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001002710139111992220000101002003620036200362003620036
102042003515000841000019862252010020100101001305121049169552003520035185813187201010010200202002017341211020110099100101001000710139111992220000101002003620036200362003620036
1020420035150136611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099100101001000710139111992220000101002003620070200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)033f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351501891000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241321993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241321993020000100102003620036200362003620036
1002420035150821000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241321993020000100102003620036200362003620036
1002420035150841000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101060640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241321993020000100102003620036200362003620036
1002420035150611000019862252001020010100101305229149169552003520035186033187401001010020200202003580111002110910100101000640241321993020000100102003620036200362003620036
1002420035149611000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000640241221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  subs w0, w1, w0, lsl #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515000000015006110000198622520100201001010013050970491695520035200351858131872010100102002020020035411110201100991001010010000000000710139111992120000101002003620036200362003620036
102042003515000000018006110000198622520100201001010013055110491695520035200351858331872010100102002020020035411110201100991001010010000000100710139111992220000101002003620036200362003620036
1020420035150000000462006110000198622520125201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000000710139111992220000101002003620036200362003620036
10204200351500000000006110000198622520100201001010013051210491695520035200351858131872010100102002020020035441110201100991001010010000000000710139111992220000101002003620036200362003620036
10204200351500000000006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000000710139111992220000101002003620036200362003620036
10204200351500000000006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000000710139111992220000101002003620036200362003620036
1020420035150000000111006110000198622520100201001010013051210491695520035200351858131872010125102002020020035411110201100991001010010000000000710139111992220000101002003620036200362003620036
10204200351500000003006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000002000710139111992220000101002003620036200362003620036
10204200351500000000006110000198622520100201001010013050970491695520035200351858131872010100102002020020035411110201100991001010010000000000710139111992220000101002003620036200362003620036
1020420035149000000336006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000000710239111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500008210000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241321993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241321993020000100102003620036200362003620036
10024200351500036110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010010640241221993020000100102008320084200362003620036
100242003515001069410000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010003640241221993020000100102003620036200362003620036
100242003515000010310000198622520010200101008413052290491695520035200351860331874010010100202002020035411110021109101001010000640241331993020000100102003620036200362003620036
1002420035150102858210000198622520010200341001013059991491695520035200351860331874010010100202002020081411110021109101001010000640241221993020000100102003620036200362003620036
1002420035150001210310000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010003640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010010640241331993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  subs w0, w1, w2, lsl #17
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)dde0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522506061100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000111133832402998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624049269553003530035273918274862010720224302363003585112020110099100201001010003111131901602998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000111132001602998230000201003003630036300363003630036
202043003522500061100002989925301003010020107195624049271353003530035273917274862010720224302363003585112020110099100201001010000111131901602998330000201003003630036300363003630036
2020430035224000103100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000111131901602998330000201003003630036300363003630036
202043003522510061100002989925301003010020107195624049269553003530035273918274862018520224302363003585112020110099100201001010010111132001602998230000201003003630220300363003630036
20204300352250330147100002989925301003010020107195624049269553003530035273917274852010720224302363003585112020110099100201001010010111131901602998230000201003003630036300363003630036
20204300352250660103100002989925301003010020107195624049269553003530079273917274862010720224303673003585512020110099100201001010000111132001602998330000201003003630036300833008230036
202043003522515948861100002989925301003010020107195624049269553003530035273917274862010720224302363003585212020110099100201001010000111131901602998330067201003003630036300363003630036
202043003522500061100002989925301003010020107195624049269553003530035273917274862010720224302363003585112020110099100201001010000111131901602998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352240071100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628914926955300663003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100301270233222995930000200103003630036300363003630036
20024300352240061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100001270233322995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036
20024300352250061100002989125300103001020010195628904926955300353003527391327498200102002030020300358511200211091020010100100001270233222995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  subs w0, w1, w2, lsl #17
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)a9acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522506110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000001111320162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739182748520107202243023630035851120201100991002010010100000021111344162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000001111319162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100000001111319162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739182748620107202243023630035851120201100991002010010100000001111320162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100000001111319162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739172748620107204003023630035851120201100991002010010100000001111319162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100000001111320162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739172748520107202243023630035851120201100991002010010100000001111319162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739182748520107202243023630035851120201100991002010010100000001111320162998330000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
200243003523306110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270533442995930000200103003630036300363003630036
200243003522509410000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270433442995930000200103003630036300363003630036
200243003522406110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270433442995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010101270433452995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270433442995930000200103003630172300363003630036
200243003522506110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270533552995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270433442995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270333452995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270433442995930000200103006830036300363003630036
200243003522506110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270433442995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  subs w0, w8, w9, lsl #17
  subs w1, w8, w9, lsl #17
  subs w2, w8, w9, lsl #17
  subs w3, w8, w9, lsl #17
  subs w4, w8, w9, lsl #17
  subs w5, w8, w9, lsl #17
  subs w6, w8, w9, lsl #17
  subs w7, w8, w9, lsl #17
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)l2 tlb miss instruction (0a)191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)acbranch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204534484001000072680000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000051103242253390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
80204534104000000010380000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000300051102242253390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
80204534104000000053680000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000030051102242253390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
8020453410400000006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000051104242253390160000801005346553411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03l1i tlb fill (04)mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)dbddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
800245338539910000000082800004794625160010160010800103438130049503000533805338043290325134335280010800201600205338039118002110910800101000000000502022402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130049503000533805338043290325134335280010800201600205338039118002110910800101000000000502022402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130149503000533805338043290325134335280010800201600205338039118002110910800101000000000502022402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130049503000533805338043290293634335280010800201600205338039118002110910800101000000000502022402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130049503000533805338043290325134335280010800201600205338039118002110910800101000000002502022402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130049503000533805338043290274934335280010800201600205338039118002110910800101000000000502022402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130049503000533805338043290274934335280010800201600205338039118002110910800101000000000502022412253360160000800105338153381533815338153381
800245338039900000000061800004794625160010160010800103438130049503000533805338043290293634335280010800201600205338039118002110910800101000000000502032402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130049503000533805338043290293634335280010800201600205338039118002110910800101000000000502022402253360160000800105338153381533815338153381
800245338040000000000061800004794625160010160010800103438130049503000533805338043290274934335280010800201600205338039118002110910800101000000000502022402253360160000800105338153381533815338153381