Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SUBS (register, lsl, 64-bit)

Test 1: uops

Code:

  subs x0, x0, x1, lsl #17
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035160611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100009731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035160611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  subs x0, x0, x1, lsl #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515006110000198622520100201001010013051214916955020035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955020035200351858131872010100102002020020035411110201100991001010010006710139111992220000101002003620036200362003620036
102042003514906110000198622520100201001010013051214916955020035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
1020420035150061100001986225201002010010100130512149169550200352003518581318720101001020020200200354111102011009910010100100078710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955020035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955020035200351858131872010100102002020020035411110201100991001010010003710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955320035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955020035200351858131872010100102002020020035411110201100991001010010003710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013081734916955020035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955020035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)181e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351500196110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
1002420035150000131810000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351490006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351500006110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351500096110000198622520010200101001013052294916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  subs x0, x1, x0, lsl #17
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102052003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
10204200351502161100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009910010100100048710139111992220000101002003620036200362003620036
102042003515096110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
1020420035150061100001986225201002010010100130512114916955200352003518581318720101001020020200200354111102011009910010100100054710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010020710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013058900491695520035200351858131872010100102002020020035411110201100991001010010003710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc3cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351503906110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
1002420035150606110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241222003220000100102003620036200362003620036
1002420035149006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
10024200351501506110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
10024200351501806110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
10024200351501806110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
10024200351502106110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  subs x0, x1, x2, lsl #17
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020430035225000611000029899253010030100201071958408049269553003530035273918274862010720224302363003585112020110099100201001010000013011113191162998330000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010000029611113200162998230000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010000026311113200162998330000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010000036011113190162998330000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240149269553003530035273917274852010720224302363003585112020110099100201001010000021011113190162998230000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010000010311113190162998230000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273918274862010720224302363003585112020110099100201001010000013311113190162998230000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010000029311113200162998330000201003003630036300363003630036
2020430035225000611000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010000035011113200162998330000201003003630036300683003630036
2020430035225000611000029899253010030100201071956240049269553003530035273917275352010720224302363003585112020110099100201001010000032011113190162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03181e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352250396110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333442995930000200103003630036300363003630036
200243003522503944110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333342995930000200103003630036300363003630036
2002430035225036110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333542995930000200103003630036300363003630036
200243003522503325110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333332995930000200103003630036300363003630036
200243003522504086110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333432995930000200103003630036300363003630036
200243003522502772610000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333332995930000200103003630036300363003630036
20024300352240276110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333332995930000200103003630036300363003630036
20024300352250366110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333332995930000200103003630036300363003630036
200243003522502734610000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270333332995930024200103003630036300363003630036
20024300352250456110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270433432995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  subs x0, x1, x2, lsl #17
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020430035225061100002989925301003010020107195624014926955300353012627391727485201832022430236300358511202011009910020100101000010001111320162998230000201003003630036300363003630036
2020430035225061100002989925301003010020107195624014926955300353003527403827485201072022430236300358511202011009910020100101000010001111320162998230000201003003630036300363003630036
2020430035225061100002989925301003010020107195624014926955300353003527391827485201072022430236300358511202011009910020100101000000001111319162998230000201003003630036300363003630036
20204300352250962100002989925301003010020107195624014926955300353003527391827486201072022430236300358511202011009910020100101000050301111320162998230000201003003630036300363003630036
20204300352250536100002989925301003010020107195624014926955300353003527391827485201072022430236300358511202011009910020100101000040301111320162998330000201003003630036300363003630036
2020430035225061100002989925301003010020107195624014926955300353003527391827485201072022430236300358511202011009910020100101000020001111319162998230000201003003630036300363003630036
2020430035225061100002989925301003010020107195696914926955300353003527391727486201072022430236300358511202011009910020100101000010301111319162998230000201003003630036300363003630036
2020430035225061100002989925301003010020107195624014926955300353003527391727486201072022430236300358511202011009910020100101000000301111320162998330000201003003630036300363003630036
2020430035225061100002989925301003010020107195624014926955300353003527391827485201072022430236300358511202011009910020100101000030001111319162998330000201003003630036300363003630036
2020430035225061100002989925301003010020107195624014926955300353003527391827486201072022430236300358511202011009910020100101000040301111319162998330000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)18191e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
200243003522500027061100002989125300103001020010195628914926955301253003527391327498200102002030020300358511200211091020010100103001270633452995930000200103003630036300363003630036
20024300352250000061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001270433452995930000200103003630036300363003630036
200243003522400015061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001270433442995930000200103003630036300363003630036
200243003522400036061100002989125300103001020010195628914926955300353012727391327498201632002030020300358511200211091020010100101301270433542995930000200103003630036300363003630036
20024300352250000061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001335433542995930000200103003630036300363003630036
200243003522410024061100002989125300103001020010195628914927139300353003527391327498200102002030020300358511200211091020010100100001270433452995930000200103003630036300363003630036
20024300352250000061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001270433542995930000200103003630036300363003630036
200243003522500027061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001270433442995930000200103003630036300363003630036
2002430035225000270103100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100100001270433542995930000200103003630036300363003630036
200243003522400027061100002989125300103001020010195628914926955300353003527391327498200102002030020302178511200211091020010100100301270433542995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  subs x0, x8, x9, lsl #17
  subs x1, x8, x9, lsl #17
  subs x2, x8, x9, lsl #17
  subs x3, x8, x9, lsl #17
  subs x4, x8, x9, lsl #17
  subs x5, x8, x9, lsl #17
  subs x6, x8, x9, lsl #17
  subs x7, x8, x9, lsl #17
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)03mmu table walk instruction (07)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8020453450400006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000040051102242253390160000801005341153411534115341153411
8020453410400006180000487412516046116010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000020051102242253390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000010051102242253390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504947313534105341043298302434336080100802001602005341039118020110099100801001000020051102242253390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000000051102242253390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000010051102242253390160000801005341153411534115341153411
8020453410400006180000487412516037316010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000010051102242253390160000801005341153411534115341153411
8020453410400006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000010051102242253390160000801005341153411534115341153411
8020453410400006180000487412516022316010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000019051102242253390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)030918191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9acbranch mispred nonspec (cb)cfd2d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80024534014000000726800004794625160010160010800103438130014950300053380533804329032513433528001080020160020533803911800211091080010100018050200162412553360160000800105338153381533815338153381
8002453380400000061800004794625160010160010800103438130004950300053380533804329032513433528001080224160020533803911800211091080010100030502009245653360160000800105338153381533815338153381
8002453380400000061800004794625160010160010800103438130004950300053380533804329027493433528001080020160020533803911800211091080010100024605020072461153360160000800105338153381533815338153381
8002453380399000061800004794625160010160010800103438130014950300053380533804329032513433528001080020160020533803911800211091080010100022505020042441053360160000800105338153381533815338153381
80024533804000000618000047946251600101600108001034381300149503000533805338043290274934335280010800201600205338039118002110910800101000120502006244953360160000800105338153381533815338153381
8002453380400012061800004794625160010160010800103440043004950300053380533804330734393433528011180020160020533803911800211091080010100000502009245653360160091800105338153381533815338153381
8002453380400000061800004794625160010160010800103438130004950300053380533804329027493433528001080020160020533803911800211091080010100000502004247653360160000800105338153381533815338153381
800245338039900012618000047946251600101600108001034381301149503000533805338043290325134335280010800201600205338039118002110910800101010785050200112411553406160179800105338153381534955338153437
80024533804000001261800004794625160010160010800103438130014950300053380533804329032513433528001080020160020533803911800211091080010100000502009244953360160000800105338153381533815338153381
800245338040000012618000047946251600101600108001034381300149503000533805338043290274934335280010800201600205338039118002110910800101012229250502004246653360160000800105338153381533815338153381