Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SUBS (sxth, 32-bit)

Test 1: uops

Code:

  subs w0, w0, w1, sxth
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)03193f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100010731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035160611000186225200020001000126235020352035172931866100010002000203541111001100003731431119202000100020362036203620362036
10042035160611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035160611000186225200020001000126235020352035172931866100010002000203541111001100009731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  subs w0, w0, w1, sxth
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03181e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515000006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000000710239111992220000101002003620036200362003620036
1020420035150000012610000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000710139111992220000101002003620036200362003620036
102042003515000006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000710139111992220000101002003620036200362003620036
1020420035150000012610000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000230710139111992220000101002003620036200362003620036
102042003515000016110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000710139111992220000101002003620036200362003620036
102042003515000008210000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000710139111992220000101002003620036200362003620036
102042003515000006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000030710139111992220000101002003620036200362003620036
1020420035150000046010000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000710139111992220000101002003620036200362003620036
102042003515000006110000198622520100201001010013051211491695520035200351858131872010100102002020020035411110201100991001010010000000710139111992220000101002003620036200362003620036
102042003515010006110000198622520100201001010013051210491695520035200351858131872010100102002020020035411110201100991001010010000000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500105710000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013059990491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
10024200351500751000019862252001020010100101305229149169552003520035186033187401001010020200202003541111002110910100101000159640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036
100242003515006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640241221993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  subs w0, w1, w0, sxth
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)030e1e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)6061696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)st unit uop (a7)l1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)cfd0d2d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020420035150000611000019862252010020100101001305121104916955200352003518581318720101001020020200200354111102011009910010100100000000071000139111992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121104916955200352003518581318720101001020020200200354111102011009910010100100000006071000139111992220000101002003620036200362003620036
1020420035150000841000019862252010020100101001305121004916955200352003518581318720101001020020200200354111102011009910010100100000003071000139111992220000101002003620036200362003620036
10204200351500001031000019862252010020100101001305121004916955200352003518581318720101001020020200200354111102011009910010100100000000071000139111992220000101002003620036200362003620036
10204200351500001261000019862252010020100101001305121104916955200352003518581318720101001020020200200354111102011009910010100100000000071000139111992220000101002003620036200362003620036
1020420035150000611000019862252010020100101001305121004916955200352003518581318720101001020020200200354111102011009910010100100000000071000139111992220000101002003620036200362003620036
102042003515000011251000019862252010020100101001305121004916955200352003518581318720101001020020200200354121102011009910010100100000000071000139111992220000101002003620036200362003620036
10204200351500001261000019862252010020100101001305121104916955200352003518581318720101001020020200200354111102011009910010100100000000071000139111992220000101002003620036200362003620036
10204200351500001261000019862252010020100101001305121004916955200352003518581318720101001020020200200354111102011009910010100100000000071000139111992220000101002003620036200362003620036
1020420035150000536100001986225201002010010100130512110491695520035200351858131872010100102002020020035411110201100991001010010000012162071000139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03091e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100002640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
100242003515000103100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  subs w0, w1, w2, sxth
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522500841000029899253010030100201071956240149269553003530035273917274852010720224302363003585112020110099100201001010000001111319116112998230000201003008130036300823008130036
2020430035225001701000029899253010030100201071956240149269553003530035273917274852010720224302363003585112020110099100201001010000001111319116112998330000201003003630036300363003630036
2020430035225001911000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010000001111320116112998330000201003003630036300363003630036
2020430035225009001000029899253010030100201071956240149269553003530035273917274862010720224302363003585112020110099100201001010000001111319116112998330000201003003630036300363003630036
2020430035225001911000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010000001111319116112998230000201003003630036300363003630036
2020430035225001701000029899253010030100201071956240149269553003530035273917274852010720224302363003585112020110099100201001010000001111320116112998230000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010000001111320116112998230000201003003630036300363003630036
2020430035225001701000029899253010030100201071956240149269553003530035273917274862010720224302363003585112020110099100201001010000001111319116112998230000201003003630036300363003630036
202043003522500841000029899253010030100201071956240149269553003530035273917274852010720224302363003585112020110099100201001010000001111320116112998330000201003003630036300363003630036
2020430035225001491000029899253010030100201071956240149269553003530035273917274862010720224302363003585112020110099100201001010000001111319116112998330000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0309191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352240006110000298911093001030010200871956289149269553003530035273913274982001020020300203003585112002110910200101001000031270133112995930000200103003630036300363003630036
2002430035225110611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000031270133112995930000200103003630036300363003630036
200243003522500121031000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001001031270133112995930000200103003630036300363003630082
200243012522510414611000629891253001030010200861956289149270013003530035273913274982001020020300203003585112002110910200101001000061270133112995930000200103003630036300363003630036
200243003522500121031000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001000061270133122995930000200103003630036300363003630036
200243003522500061100002989125300103001020010195628914926955300353003527391327498200102002030020300358511200211091020010100102121021270141112995930000200103003630036300363003630036
20024300352250006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010039001270133212995930000200103003630036300363003630036
20024300352240006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010010211270133112995930000200103003630036300363003630036
2002430035225000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001002012031270133112995930000200103003630036300363003630036
2002430035225000611000029891253001030010200101956289149269553003530035273913274982001020020300203003585112002110910200101001002031270133112995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  subs w0, w1, w2, sxth
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)l2 tlb miss instruction (0a)1e3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9facbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522522012141000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010001111320416342998530000201003003630036300363003630036
20204300352252201671000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010001111320516332998430000201003003630036300363003630036
20204300352242201671000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010001111320516442998530000201003003630036300363003630036
202043003522522012181000029899253010030100201071956240049269553003530035273918274862010720224302363003585112020110099100201001010001111321316332998530000201003003630036300363003630036
20204300352252201671000029899253010030100201071956240049269553003530035273917274862010720224302363003585112020110099100201001010001111320416422998530000201003003630036300363003630036
20204300352252201671000029899253010030100201071956240049269553003530035273917274852010720224302363003585112020110099100201001010001111321316232998430000201003003630036300363003630036
20204300352252201671000029899253010030100201071956240049269553003530035273917274852010720224302363003585112020110099100201001010001111320416442998530000201003003630036300363003630036
20204300352252201671000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010001111321416342998630000201003003630036300363003630036
20204300352252201671000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010001111320316352998530000201003003630036300363003630036
20204300352252201671000029899253010030100201071956240049269553003530035273918274852010720224302363003585112020110099100201001010001111321516232998430000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0309l2 tlb miss data (0b)191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
200243003522500096110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270133212995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270133112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270133112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001001270133112995930000200103003630036300363003630036
2002430035224000156110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010002031270133112995930000200103003630036300363003630036
200243003522501006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010000001270133112995930000200103003630036300363003630036
200243003522400006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270133212995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270133112995930000200103003630036300363003630036
200243003522500006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010000001270133112995930000200103003630036300363003630036
200243003522400006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010002001270133112995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  subs w0, w8, w9, sxth
  subs w1, w8, w9, sxth
  subs w2, w8, w9, sxth
  subs w3, w8, w9, sxth
  subs w4, w8, w9, sxth
  subs w5, w8, w9, sxth
  subs w6, w8, w9, sxth
  subs w7, w8, w9, sxth
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)c2branch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
802045344940100618000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
802045341040000618000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
8020453410400002148000048741251601001601008010034400051495033005341053410432983024343360801008020016020053410391180201100991008010010002051101241153390160000801005341153411534115341153411
8020453410400003588000048741251601001601008010034400052495033005341053410432983024343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
802045341040000618000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
8020453410400006318000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
802045341040000618000048741251601001601008010034400050495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
802045341040000618000048741251601001601008010034400050495033005341053410432983024343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
802045341040000618000048741251601001601008010034400051495033005341053410432983024343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411
8020453410400007268000048741251601001601008010034400051495033005341053410432982909343360801008020016020053410391180201100991008010010000051101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03091e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002453401400006180000479462516001016001080010343813004950300053380533804329032513433528001080020160020533803911800211091080010100005020624161653360160000800105338153381533815338153381
8002453380400006180000479462516001016001080010343813004950300053380533804329032513433528001080020160020533803911800211091080010100005020624161653360160000800105338153381533815338153381
800245338040000618000047946251600101600108001034381300495030005338053380432903251343352800108002016002053380391180021109108001010400502052451653360160000800105338153381533815338153381
800245338040000178980000479462516001016001080010343813014950300053380533804329032513433528001080020160020533803911800211091080010100005020162471653360160000800105338153381533815338153381
800245338040000618000047946251600101600108001034381300495030005338053380432903251343352800108002016002053380391180021109108001010000502062471653360160000800105338153381533815338153381
8002453380400006180000479462516001016001080010343813004950300053380533804329032513433528001080020160020533803911800211091080010100005054172416753360160000800105338153381533815338153381
8002453380400006180000479462516001016001080010343813014950300053380533804329029363433688001080020160020533803911800211091080010100005020162416553360160000800105338153381533815338153381
8002453380400006180000479462516001016001080010343813014950300053380533804329029363433528001080020160020533803911800211091080010100005020162416553360160000800105338153381533815338153381
8002453380400006180000479462516001016001080010343813004950300053380533804329032513433528001080020160020533803911800211091080010100005020162471653360160000800105338153381533815338153381
8002453380400006180000479462516001016001080010343813014950300053380533804329027493433778001080020160020533803911800211091080010100005020162416653360160000800105338153381533815338153381