Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SUBS (sxth, 64-bit)

Test 1: uops

Code:

  subs x0, x0, w1, sxth
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000732431119202000100020362036203620362036
10042035160611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100070731431119202000100020362036203620362036
10042035160611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
10042035150611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  subs x0, x0, w1, sxth
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)l2 tlb miss instruction (0a)l2 tlb miss data (0b)191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10204200351501010006110000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
102042003515010100034010000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
10204200351501010006110000198682520100201001010513051501491604120035200351860881873510105102162023220035411110201100991001010010000111719116111995820000101002003620036200362003620036
10204200351491010006110000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
10204200351501010006110000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
102042003515010100043910000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
10204200351501010006110000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
102042003515010100016010000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
102042003515010100037810000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036
10204200351501010006110000198682520100201001010513051501491695520035200351860881873510105102162023220035411110201100991001010010000111720116111995820000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351500084100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241331993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010104160640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241231993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241331993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241331993020000100102003620036200362003620036
100242003515000170100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241331993020000100102003620036200362003620036
10024200351500084100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241331993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241221993020000100102003620036200362003620036
10024200351500061100001986225200102001010010130522904916955200352003518603318740100101002020020200354111100211091010010100000640241221999220000100102003620036200362003620036
10024200351500061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000640241331993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  subs x0, x1, w0, sxth
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb miss (a1)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020420080150906110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
10204200351502136110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515006110000198622520100201001010013051214916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)l2 tlb miss data (0b)18191e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1002420035150000000082100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640441331993020000100102003620036200362003620036
10024200351500000000611000019862252001020010100101305229149169552003520035186031818740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
1002420035150000000061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
1002420035150000000061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
10024200351500000000726100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
1002420035149000009061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
1002420035150000000061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
1002420035150000000061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
1002420035150000000061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640341331993020000100102003620036200362003620036
1002420035150000000061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100000000640317331993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  subs x0, x1, w2, sxth
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)030e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020430035225233410000298992530100301002010719562400492695530035300352739172748620107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
202043003522506110000298993330100301002010719562401492699230035300352739182748520107202243023630035851120201100991002010010100201111319162998330000201003003630036300363003630036
202043003522406110000298992530100301002010719562401492695530035300352739182748620107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739172748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562400492695530035300352739182748620107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492695530035300352739182748620107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562401492713930035300352739982748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
2020430035225023510000298992530100301002010719562400492695530035300352739172748520107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
202043003522506110000298992530100301002010719562400492695530035300352739182748520107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
202043003522506110000298992530100301002010719562400492695530035300352739182748520107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002430035225061100002989125300103001020010195628914926955300353003527391032749820010200203002030035851120021109102001010010000001270133313122995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628914926955300353003527391032749820010200203002030035851120021109102001010010000001270133312132995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628914926955300353003527391032749820010200203002030035851120021109102001010010000001270113313122995930000200103003630036300363003630036
20024300352250726100002989125300103001020010195628904926955300353003527391032749820010200203002030035851120021109102001010010000001270133312142995930000200103003630036300363003630036
200243003522505571000029891253001030010200101956289049269553003530035273910327498200102002030020300358511200211091020010100100000012705337132995930000200103003630036300363003630036
20024300352250726100002989125300103001020010195628904926955300353003527391032749820010200203002030035851120021109102001010010100001270133311122995930000200103003630036300363003630036
2002430035225061100002989125300103001020010195628904926955300353003527391032749820010200203002030035851120021109102001010010000101270133312122995930000200103003630036300363003630036
200243003522507261000029891253001030010200101956289149269553003530035273910327498200102002030020300358511200211091020010100100000012705331352995930000200103007830036300363003630036
2002430035225061100002989125300103001020010195628914926955300353003527391032749820010200203002030035851120021109102001010010000001270113312112995930000200103003630036300363003630036
2002430035225025110000298912530010300102001019562890492695530035300352739103274982001020020300203003585112002110910200101001000000127013331252995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  subs x0, x1, w2, sxth
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522500611000029899253010030100201071956240049269550300353003527391727486201072022430236300358511202011009910020100101000011113200162998230000201003003630036300363003630036
2020430035225005361000029899253010030100201071956240049269550300353003527391827486201072022430236300358511202011009910020100101000011113190162998230000201003003630036300363003630036
202043003522400611000029899253010030100201071956240149269550300353003527391727486201072022430236300358511202011009910020100101000011113190162998230000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269550300353003527391727486201072022430236300358511202011009910020100101000011113190162998230000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269550300353003527391727486201072022430236300358511202011009910020100101000011113200162998230000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269550300353003527391727486201072022430236300358511202011009910020100101000011113190162998230000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269550300353003527391727486201072022430236300358511202011009910020100101000011113190162998230000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269550300353003527391827485201072022430236300358511202011009910020100101000011113200162998330000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269550300353003527391727486201072022430236300358511202011009910020100101000311113190162998230000201003003630036300363003630036
202043003522500611000029899253010030100201071956240149269550300353003527391727486201072022430236300358511202011009910020100101000011113190162998230000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010101270333112995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133212995930000200103003630036300363003630036
200253003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
2002430035225025110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103007830036300363003630036
2002430035225072610000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133212995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
200243003522506110007298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
200243003522506110000298912530010300102001019562890492391530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  subs x0, x8, w9, sxth
  subs x1, x8, w9, sxth
  subs x2, x8, w9, sxth
  subs x3, x8, w9, sxth
  subs x4, x8, w9, sxth
  subs x5, x8, w9, sxth
  subs x6, x8, w9, sxth
  subs x7, x8, w9, sxth
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)09l2 tlb miss instruction (0a)l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8020453430400000000000063180000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000010000051101241153390160000801005341153411534115341153411
802045341040000000000006180000487412516010016010080100344000504950330534105341043298290934336080100802001602005341039118020110099100801001000000000051100241153390160000801005341153411534115341153411
802045341040000000000006180000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000000000051101241153390160000801005341153411534115341153411
802045341040000000000006180000487412516010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000000000051101241153390160000801005341153411534115341153411
802045341040000000000006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000000051101241153390160000801005341153411534115341153411
802045341040000000000006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000000051101241153390160000801005341153411534115341153411
802045341040000000000006180000487414416010016010080100344000514950330534105341043298302434336080100802001602005341039118020110099100801001000000000051101241153390160000801005341153411534115341153411
802045341040000000000006180000487412516010016010080100344000504950330534105341043298302434336080100802001602005341039118020110099100801001000000000051101241153390160000801005341153411534115341153411
8020553410400000000000061800004874125160100160100801003440005149503305341053410432982909343360801008020016020053410391180201100991008010010000001500051101241153390160000801005341153411534115341153411
802045341040000000000006180000487412516010016010080100344000514950330534105341043298290934336080100802001602005341039118020110099100801001000000000051101241153390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03191e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
800245340139900061800004794625160010160010800103438130049503000533805338043290325134335280010800201600205338039118002110910800101000000005020157245453360160000800105338153381533815338153381
800245338039900061800004794625160010160010800103438130049472740533805338043290293634335280010800201600205338039118002110910800101000000005020155245453360160000800105338153381533815338153381
80024533804000006180000479462516001016001080010343813004950300053380533804329027493433528001080020160020533803911800211091080010100000000502005245453360160000800105338153381533815338153381
80024533804000006180000479462516001016001080010343813004950300053380533804335027493433528001080244160020533803911800211091080010100000000502005243553360160000800105338153381533815338153381
80025533804000006180000479462516001016001080010343813004950300353380533804329032513433528001080020160020533803911800211091080010100001000502005245553360160000800105338153381533815338153381
80024533804000006180000479462516001016001080010343813014950300053380533804329027493433528001080020160020533803911800211091080010100000000502005243553360160000800105338153381533815338153381
80024533804000006180000479462516001016001080010343813004950300053380533804329029363433528001080020160020533803911800211091080010100000000502003243553360160000800105338153381533815338153381
80024533804000006180000479462516001016001080010343813004950300053426533804329032513433828001080020160020533803911800211091080010100000000502005246353425160000800105338153381533815338153381
800245338040013906180000479462516001016001080010343813004950300053380533804329032513433528001080020160020533803911800211091080010100000000502005243553360160000800105338153381533815338153381
800245338040000010380000479462516001016001080010343813004950300053380533804329029363433528001080020160020533803911800211091080010100000000502003249553360160000800105338153381533815338153381