Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SUBS (uxtw, 64-bit)

Test 1: uops

Code:

  subs x0, x0, w1, uxtw
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 2.000

Integer unit issues: 2.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e1f3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100420351500611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351500611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351500611000186225200020001000126235020352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351500611000186225200020001000126235020352035172931866100010002000203541111001100010731431119202000100020362036203620362036
100420351500611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351500611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351500611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351600611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351500611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036
100420351500611000186225200020001000126235120352035172931866100010002000203541111001100000731431119202000100020362036203620362036

Test 2: Latency 1->2

Code:

  subs x0, x0, w1, uxtw
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102042003515000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620224
102042003515000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354121102011009910010100100000710139111992220000101002003620036200362003620036
102042003515000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009910010100100130710139111992220000101002003620036200362003620036
102042003515000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036
102042003515000061100001986225201002010010100130512114916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620082
1020420035150000611000019862252010020100101001305121049169552003520035185811218720101001020020200200354111102011009910010100100600710139111992220000101002003620036200362003620036
10204200351500012432100001986225201002010010100130512104916955201172008018581818748101861020020200200354111102011009910010100100500710139111992220000101002003620036200362003620036
102042003515000661100001986225201002010010100130512114916955200802003518581318720101001020020200200354111102011009910010100100600710139111992220000101002003620036200362003620036
102042003515000061100001986225201002010010100130512114916955200352003518581318720101001020020200200354111102011009910010100100000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100242003515002796110000198622520010200101001013052291491695520035200351865131874010010100202002020035411110021109101001010000640441431993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640341441993020000100102003620036200362003620036
1002420035149006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640441441993020000100102003620036200362003620036
10024200351500156110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640441431993020000100102003620036200362003620036
10024200351500156110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640441441993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640441441993020000100102003620036200362003620036
10024200351500126110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640441341993020000100102003620036200362003620036
1002420035150006110000198622520010200101001013052291491695520035200351860331874010010100202002020035411110021109101001010000640441441993020000100102003620036200362003620036
100242003515003456110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640441431993020000100102003620036200362003620036
10024200351500276110000198622520010200101001013052290491695520035200351860331874010010100202002020035411110021109101001010000640441341993020000100102003620036200362003620036

Test 3: Latency 1->3

Code:

  subs x0, x1, w0, uxtw
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)91inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020420035150000000061100001986225201002010010100130512114916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620036
1020420035150000000066100001986225201002010010100130512114916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620036
1020420035150000000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009901001010010000002000710139111992220000101002003620036200362003620036
1020420035150000000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620036
1020420035150000000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620036
10204200351500000000611000019862252010020100101001305121049169552003520035185813187201010010200202002003541111020110099151001010010000000000710139111992220000101002003620036200362003620036
1020420035150000000094100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620218
1020420035150010000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620036
10204200351500000000193100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620036
1020420035150000000061100001986225201002010010100130512104916955200352003518581318720101001020020200200354111102011009901001010010000000000710139111992220000101002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024200351501561100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640341221993020000100102003620036200362003620036
10024200351492461100001986225200102001010010130522914916955200352003518603318740100101010820020200354111100211091010010100640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
1002420035150061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
1002420035150267611000019862252001020010100101305229149169552003520035186031418740100101010820020200354111100211091010010100640241221993020000100102003620036200362003620083
1002420035150061100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
10024200351502461100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036
100242003515013561100001986225200102001010010130522914916955200352003518603318740100101002020020200354111100211091010010100640241221993020000100102003620036200362003620036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  subs x0, x1, w2, uxtw
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)0318191e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
202043003522500061100002989925301003010020107195624014926955030035300352739182748520107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
20204300352250001106100002989925301003010020107195624014926955030035300352739172748620107202243023630035851120201100991002010010100001111320162998230000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955030035300352739172748620107202243023630035851120201100991002010010100001111319162998230000201003003630219300363003630036
202043003522400061100002989925301003010020107195624014926955030035300352739182748520107202243023630035851120201100991002010010100001111320162998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955030035300352739172748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955330035300352739182748620107202243023630035851120201100991002010010100001111319162998230000201003003630036300363003630036
202043003522400061100002989925301003010020107195624014926955030035300352739182748520107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955030035300352739182748520107202243023630035851120201100991002010010100001111319162998230000201003021930036300363003630036
202043003522500061100002989925301003010020107195624014926955030035300352739182748620107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036
202043003522500061100002989925301003010020107195624014926955030035300352739182748520107202243023630035851120201100991002010010100001111319162998330000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03mmu table walk data (08)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2002430035225006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133252995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562890492695530035300352739132749820238200203028630035853120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133112995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270133322995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270233322995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562891492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036
2002430035225006110000298912530010300102001019562890492695530035300352739132749820010200203002030035851120021109102001010010001270233222995930000200103003630036300363003630036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  subs x0, x1, w2, uxtw
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)03193f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204300352250611000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010002001111319162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273918274862010720224302363003585112020110099100201001010010001111319162998330000201003003630079300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273917274852010720224302363003585112020110099100201001010000001111319162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273917274862010720224302363003585112020110099100201001010000001111319162998230000201003003630171300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273917274862010720224302363003585112020110099100201001010000001111319162998230000201003003630036300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010000001111319162998330000201003003630036300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273918274862010720224302363003585112020110099100201001010000001111319162998330000201003003630036300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273918274862010720224302363003585112020110099100201001010000001111320162998330000201003003630036300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273918274852018620224302363003585112020110099100201001010000001111319162998230000201003008130082300363003630036
20204300352250611000029899253010030100201071956240149269553003530035273918274852010720224302363003585112020110099100201001010000001111319162998330000201003003630036300363003630036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 2.0035

retire uop (01)cycle (02)031e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9facc2branch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20024300352250611000029891253001030010200101956289149269550300353003527391327498200102002030020300358511200211091020010100100001270233112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289049269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289149269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289149269550300353003527391327498200102002030020300358511200211091020010100100001270233112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289149269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289049269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352240821000029891253001030010200101956289149269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289049269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103006830036300363003630036
20024300352250611000029891253001030010200101956289149269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036
20024300352250611000029891253001030010200101956289149269550300353003527391327498200102002030020300358511200211091020010100100001270133112995930000200103003630036300363003630036

Test 6: throughput

Count: 8

Code:

  subs x0, x8, w9, uxtw
  subs x1, x8, w9, uxtw
  subs x2, x8, w9, uxtw
  subs x3, x8, w9, uxtw
  subs x4, x8, w9, uxtw
  subs x5, x8, w9, uxtw
  subs x6, x8, w9, uxtw
  subs x7, x8, w9, uxtw
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.6676

retire uop (01)cycle (02)03l1i tlb fill (04)l2 tlb miss data (0b)1e3a3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
802045344840000016180000487412516010016010080100344000504950330053410534104329830243433608010080200160200534103911802011009910080100100000051127247753390160000801005341153411534115341153411
802045341040010016180000487412516010016010080100344000504950330053410534104329829093433608010080200160200534103911802011009910080100100000051127245753390160000801005341153411534115341153411
802045341040010016180000487412516010016010080100344000504950330053410534104329830243433608010080200160200534103911802011009910080100100000051126246753390160000801005341153411534115341153411
802045341040010016180000487412516010016010080100344000504950330053410534104329829093433608010080200160200534103911802011009910080100100000051127245753390160000801005341153411534115341153411
802045341040010016380000487412516010016010080100344000504950330053410534104329829093433608010080200160200534103911802011009910080100100030051128245753390160000801005341153411534115341153411
80204534104001001161980000487412516010016010080100344000504950330053410534104329829093433608010080200160200534103911802011009910080100100000051128248853390160000801005341153411534115341153411
802045341040010016180000487412516010016010080100344000504950330053410534104329829093433608010080200160200534103911802011009910080100100000051148248753390160000801005341153411534115341153411
802045341040010016180000487412516010016010080100344000504950330053410534104329830243433608010080200160200534103911802011009910080100100000051127248853390160000801005341153411534115341153411
802045341040010016180000487412516010016010080100344000504950330053410534104329830243433608010080200160200534103911802011009910080100100000051127248853390160000801005341153411534115341153411
802045341040010016180000487412516010016010080100344000504950330053410534104329830243433608010080200160200534103911802011009910080100100000051127246553390160000801005341153411534115341153411

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.6673

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e3f4c4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)flags prf full (73)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)cdcfd0d2l1i cache miss demand (d3)d5map dispatch bubble (d6)d9dadbddfetch restart (de)e0? int output thing (e9)eaeb? int retires (ef)f5f6f7f8fd
800245340140000618000047946251600101600108001034381301495030005338053380432903251343352800108002016002053380391180021109108001010005020000924000535336016000000800105338153381533815338153381
8002453380399005368000047946251600101600108001034381301495030005338053380432903251343352800108002016002053380391180021109108001010005020000324000545336016000000800105338153381533815338153381
800245338040000618000047946251600101600108001034381301495030005338053380432902936343352800108002016002053380391180021109108001010005020000524000635336016000000800105338153381533815338153381
8002453380400007268000047946251600101600108001034381301495030005338053380432902936343352800108002016002053380391180021109108001010005020000324000355336016000000800105338153381533815338153381
800245338040000618000047946251600101600108001034381300495030005338053380432903251343352800108002016002053380391180021109108001010005020000624000355336016000000800105338153381533815338153381
8002453380399003468000047946251600101600108001034381300495030005338053380432903251343352800108002016002053380391180021109108001010005020000524000535336016000000800105338153381533815338153381
800245338040000678000047946251600101600108001034381300985030005338053380432903251343352800108002016002053380391180021109108001010005020300324000465336016000000800105338153381533815338153381
800245338039900618000047946251600101600108001034381300495030005338053380432902749343352800108002016002053380391180021109108001010005020000524000535336016000000800105338153381533815338153381
800245338039900618000047946251600101600108001034381300495030005338053380432902749343352800108002016002053380391180021109108001010005020000424000535336016000000800105338153381533815338153381
800245338039900618000047946251600101600108001034381301495030005338053380432902749343352800108002016002053380391180021109108001010005020000324001355336016000000800105338153381533815338153381