Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SUBS (uxtx, 64-bit)

Test 1: uops

Code:

  subs x0, x0, x1, uxtx
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100410357061917251000100010006225001035103580538821000100020001035401110011000073227119931000100010361036103610361036
100410358061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410357061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410357061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410358061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410358061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410357061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410358061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410358061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036
100410357061917251000100010006225001035103580538821000100020001035401110011000073127119931000100010361036103610361036

Test 2: Latency 1->2

Code:

  subs x0, x0, x1, uxtx
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)091e1f3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1020410035750000619920251010010100101006471520496955100351003586561387321010010200202001003540111020110099100101001000000071012711999510000101001003610081100821003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000010071012711999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000000071012711999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000010071012701999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000010071012711999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000010071012711999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000010071012711999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010296202001003540111020110099100101001000006071012711999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000000071012711999510000101001003610036100361003610036
102041003575000061992025101001010010100647152049695510035100358656387321010010200202001003540111020110099100101001000010071012712999510000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101010364022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246049695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003575061991892100101001010010647246149695510035100358678387541001010020200201003540111002110910100101080364022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000064022722999710000100101003610036100361003610036
100241003576061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000364022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000664022722999710000100101003610036100361003610036
100241003575061991825100101001010010647246149695510035100358678387541001010020200201003540111002110910100101000364032722999710000100101003610036100361003610036

Test 3: Latency 1->3

Code:

  subs x0, x1, x0, uxtx
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03mmu table walk data (08)191e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000371012711999510000101001003610036100361003610036
102041003576000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000671012711999510000101001003610036100361003610036
102041003575000619920251010010100101006471521496955100351008386563873210100102002020010035401110201100991001010010001071012711999510000101001003610036100361003610036
102041003575000849920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000371012711999510000101001003610036100361003610036
1020410035750004859920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
102041003575000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000371012711999510000101001003610036100361003610036
1020410035750004419920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000371012711999510000101001003610036100361003610177
102041003575000849920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510000101001003610036100361003610036
102041003575000619920251010010100101006471521496955100351003586563873210100102002020010035401110201100991001010010000071012711999510067101001003610036100361003610036
1020410035750006199202510100101001010064715214969551003510035865638732101001020020200100354011102011009910010100100201271012711999510000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)03181e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100241003575006199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010101364022722999710000100101003610036100361003610036
1002410035750366199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010101364022722999710000100101003610036100361003610036
100241008275006199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010106064022722999710000100101003610036100361003610036
100241003575006199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010100064022722999710000100101003610036100361003610036
100241003575006199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010100064022722999710000100101003610036100361003610036
100241003575006199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010102064022722999710000100101003610036100361003610036
100241003575006199182510010100101001064724604969551003510035867838754100101002020020100354011100211091010010100064022722999710000100101003610036100361003610036
100241003575006199182510010100101001064724604969551003510035867838754100101002020020100354011100211091010010104064022722999710000100101003610036100361003610036
100241003575006199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010100364022722999710000100101003610036100361003610036
100241003575006199182510010100101001064724614969551003510035867838754100101002020020100354011100211091010010100064022722999710000100101003610036100361003610036

Test 4: Latency 4->2

Chain cycles: 1

Code:

  subs x0, x1, x2, uxtx
  cset x1, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)03l2 tlb miss data (0b)1e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
2020420035150001491993025201002010020112129723349169552003520035174258174862011220224302362003564112020110099100201001010000111131916102001220000201002003620036200362003620036
20204200351500014519930252010020100201121297233491695520035200351742513174852011220224302362003564112020110099100201001010000111132016012001220000201002003620036200362003620036
202042003515000611993025201002010020112129723349169552003520035174258174862011220224302362003564112020110099100201001010000111131916212001220000201002003620036200362003620036
20204200351500051519930252010020100201121297233491695520035200351742512174852011220224302362003564112020110099100201001010000111131916102001220000201002003620036200362003620036
202042003515000611993025201002010020112129723349169552003520035174257174862011220224302362003564112020110099100201001010000111131916202001220000201002003620036200362003620036
202042003515000821993025201002010020112129723349169552003520035174258174862011220224302362003564112020110099100201001010000111131916202001220000201002003620036200362003620036
202042003515000611993025201002010020112129723349169552003520035174258174852011220224302362003564112020110099100201001010000111131916102001220000201002003620036200362003620036
202042003515000611993025201002010020112129723349169552003520035174257174852011220224302362003564112020110099100201001010000111132016102001220000201002003620036200362003620036
2020420035150001701993025201002010020112129723349169552003520035174258174852011220224302362003564112020110099100201001010000111131916202001220000201002003620036200362003620036
2020420035150018611993025201002010020112129723349169552003520035174258174852011220224302362003564112020110099100201001010000111131916102001220000201002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
200242003515002511991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100101001270427441999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100100001270427441999520000200102003620036200362003620036
20024200351490611991825200322001020010129724704916955200352003517428317504200102002030020200356411200211091020010100101001270427441999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100100001270427441999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100100001270427441999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100100001270427441999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100100001270427541999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100102001270427441999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317504200102002030020200356411200211091020010100100001270427441999520000200102003620036200362003620036
20024200351500611991825200102001020010129724704916955200352003517428317579200102002030020200356411200211091020010100100001270427441999520000200102003620036200362003620036

Test 5: Latency 4->3

Chain cycles: 1

Code:

  subs x0, x1, x2, uxtx
  cset x2, cc
  mov x0, 1
  mov x1, 2
  mov x2, 3
  mov x3, 4
  mov x4, 5

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9facbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
20204200351500105199302520100201002011212972330491695502003520035174257174862011220224302362003564112020110099100201001010001111319116112001220000201002003620036200362003620036
20204200351500145199302520100201002011212972330491695502003520035174257174852011220224302362003564112020110099100201001010001111320016232001220000201002003620036200362003620036
2020420035150084199302520100201002011212972331491695502003520035174257174862011220224302362003564112020110099100201001010001111320016222001220000201002003620036200362003620036
2020420035150061199302520100201002011212972330491695502003520035174257174862011220224302362003564112020110099100201001010001111320016112001220022201002003620036200362003620036
20204200351500145199302520100201002011212972330491695502003520035174258174862011220224302362003564112020110099100201001010001111319016212001220000201002003620036200362003620036
2020420035150061199302520100201002011212972330491695502003520035174258174852011220224302362003564112020110099100201001010001111320016212001220000201002003620036200362003620036
20204200351500168199302520100201002011212972330491695502003520035174258174862011220224302362003564112020110099100201001010001111320016112001220000201002003620036200362003620036
20204200351490751199302520100201002011212972330491695502003520035174257174862011220224302362003564112020110099100201001010001111319016212001220000201002003620036200362003620036
2020420035150061199302520100201002011212972330491695502003520035174258174862011220224302362003564112020110099100201001010001111319016102001220068201002003620036200362003620036
20204200351500147199302520100201002011212972331491695502003520035174257175122011220224302362003564112020110099100201001010001111319016212001220000201002003620036200362003620036

1000 unrolls and 10 iterations

Result (median cycles for code, minus 1 chain cycle): 1.0035

retire uop (01)cycle (02)033f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acbranch mispred nonspec (cb)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
200242003515037919918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100100001270127111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100100001270127111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100100301270127111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100101001270127111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100100001270127111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100100001270127111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100100001270227111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100100001270127111999520000200102003620036200362003620036
20024200351496119918252001020010200101297247049169550200352003517428317504200102002030020200356411200211091020010100102001270127111999520000200102003620036200362003620036
20024200351506119918252001020010200101297247149169550200352003517428317504200102002030020200356411200211091020010100100001270127111999520000200102003620036200362003620036

Test 6: throughput

Count: 8

Code:

  subs x0, x8, x9, uxtx
  subs x1, x8, x9, uxtx
  subs x2, x8, x9, uxtx
  subs x3, x8, x9, uxtx
  subs x4, x8, x9, uxtx
  subs x5, x8, x9, uxtx
  subs x6, x8, x9, uxtx
  subs x7, x8, x9, uxtx
  mov x8, 9
  mov x9, 10
  mov x10, 11

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.3342

retire uop (01)cycle (02)03l1i tlb fill (04)mmu table walk data (08)l2 tlb miss data (0b)18191e1f3a3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6b6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8020426750200000000013825801008010080100400500049236550267352673516672316690801008020016020026735391180201100991008010010000000005112519992673180000801002673626736267362673626736
8020426735200100000013525801008010080100400500049236550267352673516672316690801008020016020026735391180201100991008010010000000005112519662673180000801002673626736267362673626736
80204267352001000012013825801008010080100400500149236550267352673516672316690801008020016020026735391180201100991008010010000000005112719582673180000801002673626736267362673626736
8020426735200100000023825801008010080100400500149236550267352673516672316690801008020016020026735391180201100991008010010000000005112519662673180000801002673626736267362673626736
8020426735200100000013825801008010080178400500149236550267352673516672316690801008020016020026735391180201100991008010010000000005112919572673180000801002673626736267362673626736
8020426735200100000013525801008010080167400500149236550267352673516672316690801008020016020026735391180201100991008010010000000005112619962673180000801002673626736267362673626736
8020426735200100000023525801008010080100400500049236550267352673516672316690801008020016020026735391180201100991008010010000000005112719692673180000801002673626736267362673626736
8020426735200100000013525801008010080100400500149236550267352673516672316690801008020016020026735391180201100991008010010000000005112719882673180000801002673626736267362673626736
8020426735200100000013525801008010080100400500049236550267352673516672316690801008020016020026735391180201100991008010010000000005112819772673180000801002673626736267362673626736
8020426735200100000013525801008010080100400500049236550267352673516672316690801008020016020026735391180201100991008010010000000005112819972673180000801002673626736267362673626736

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.3338

retire uop (01)cycle (02)03l1i tlb fill (04)mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfl1i cache miss demand (d3)l1i tlb miss demand (d4)d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002426711200000000000619258001080010800104000500492362526705267051666531668380010800201600202670539118002110910800101000000000502000181817172670280000800102670626706267062670626706
80024267051990000000001002258001080010800104000500492362526705267051666531668380010800201600202670539118002110910800101000000000502101171817172670280000800102670626706267062670626706
8002426705200101000000821258001080010800104000501492362526705267051666531668380010800201600202670539118002110910800101000000000502101171817132670280000800102670626706267062670626706
8002426705200101000000943258001080010800104000500492362526705267051666531668380010800201600202670539118002110910800101000000000502101161817172670280000800102670626706267062670626706
8002426705200000000000487258001080010800104000501492362526705267051666531668380010800201600202670539118002110910800101000000000502101161814162670280000800102670626706267062670626706
8002426705200101000000578258001080010800104000500492362526705267051666531668380010800201600202670539118002110910800101000000000502101171817172670280000800102670626706267062670626706
80024267052001010009008325800108001080010400050049236252670526705166653166838001080020160020267053911800211091080010100000000050210117181782670280000800102670626706267062670626706
800242670520010100000083258001080010800104000501492362526705267051666531668380010800201600202670539118002110910800101000000000502101141816182670280000800102670626706267062670626706
80024267052001010000001224258001080010800104000500492059526705267051666531668380010800201600202670539118002110910800101000000000502000171814172670280000800102670626706267062670626706
8002426705200101000000100625800108001080010400050149236252670526705166653166838001080020160020267053911800211091080010100000100050210191818162670280000800102670626706267062670626706