Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

SXTH (64-bit)

Test 1: uops

Code:

  sxth x0, x0
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10041035706186225100010001000169160103510357283868100010001000103541111001100001573441229371000100010361036103610361036
1004103580618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103580618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103580618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103580618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570828622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036

Test 2: Latency 1->2

Code:

  sxth x0, x0
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc3cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003576061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
102041003576061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100030071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
102041003576061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100100071013711994110000101001003610036100361003610036
1020410035763361987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100000071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100000071013711994110031101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100100071013711994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100000171013711994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031f3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
10024100357507839863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064034133994010000100101003610036100361003610036
1002410035750829863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064034134994010000100101003610036100361003610036
10024100357588619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064034134994010000100101003610036100361003610036
1002410035750619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101001964034134994010000100101003610036100361003610036
1002410035750619863251001010010100108878449700010080100358602387401001010020100201003541111002110910100101000064034133994010000100101003610036100361003610036
1002410035750619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064034134994010000100101003610036100361003610036
1002410035750619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064034134994010000100101003610036100361003610036
1002410035750619863251001010010100108878449695510035100358602387401001010020100201003541111002110910100101000064034134994010000100101003610036100361003610036
10024100357506198632510010100101001088784496955100351003586023874010010100201002010035411110021109101001010008164034133994010000100101003610036100361003610036
1002410035750619863251001010010100108878449695510035100358602387401001010020101971003541111002110910100101000064034134994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  sxth x0, x8
  sxth x1, x8
  sxth x2, x8
  sxth x3, x8
  sxth x4, x8
  sxth x5, x8
  sxth x6, x8
  sxth x7, x8
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1675

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8020413414100000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119116001338780036801001339113391133911339113391
80204133901010000018028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390101000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390100000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390100000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390100000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390101000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390100000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390101000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391
8020413390100000000028278013680136801484007101491031013390133903326633368014880264802641339039118020110099100801001000001115119016001338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)031e3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)5f60696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd2d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)eb? int retires (ef)f5f6f7f8fd
80024133871000352580010800108001040005000491029113371133713330333488001080020800201337139118002110910800101013502216194413368800000800101337213372133721337213372
8002413372100054125800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010005022021941813368800000800101337213372133721337213372
800241337110008125800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010005022021921113368800000800101337213372133721337213372
800241337110003525800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010005021021921213368800000800101337213372133721337213372
800241337110003525800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010105021041961913368800000800101337213372133721337213372
8002413371100057225800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010005021021941913368800000800101337213372133721337213372
800241337110005102580010800108001040005000491029113371133713330333488001080020800201337139118002110910800101000502202193513368800000800101337213372133721337213372
800241337110003525800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010005022041941713368800000800101337213372133721337213372
800241337110003525800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010005021021941513368800000800101337213372133721337213372
800241337110003525800108001080010400050004910291133711337133303334880010800208002013371391180021109108001010113605021041941913368800000800101337213372133721337213372