Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

UCVTF (scalar, fixed-point, H from H)

Test 1: uops

Code:

  ucvtf h0, h0, #3
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)03mmu table walk data (08)18191e1f3a3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)acc2cfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
100430372301060061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
100430372400000084254725100010001000398160130183037303724143289510001000100030373037111001100000940124222658100031223084308630853084
100430832312113288061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
1004303723000001751254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
100430372300000061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
100430372300000061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
100430372200060061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
100430372200000061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
100430372200000061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038
100430372300000061254725100010001000398160130183037303724143289510001000100030373037111001100000730116112629100030383038303830383038

Test 2: Latency 1->2

Code:

  ucvtf h0, h0, #3
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 3.0037

retire uop (01)cycle (02)03mmu table walk data (08)0918191e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)a9accdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
10204300372330000308152954725101001001000010010000500427716003001830037301502826432874510100200100002001000030037300371110201100991001001000010000003071011611296330100001003003830038300383003830038
10204300372330000002512954725101001001000010010000500427716003001830037300372826432874510100200100002001000030037300371110201100991001001000010000003071011611296330100001003003830038300383003830038
102043003723300001201032954725101001001000010010000500427716003001830037300852826432874510100200100002001000030037300371110201100991001001000010000100071011611296330100001003003830038300383003830038
10204300372330010264881592954725101001001000010010000500427716003001830037300372826432874510100200100002001000030037300371110201100991001001000010000000071011611296330100001003003830038300383003830038
102043003723200001201322951025101001001000010010000500427716003001830037300372826432874510100200100002001000030086300371110201100991001001000010000000071011611296334100001003008630038300383003830038
1020430037233000000612954725101001001000010010000500427716003001830037300372826432874510100200100002001000030037300371110201100991001001000010000000071011611296330100001003003830038300383003830038
1020430037233000000612954725101001001000010010000500427716003001830037300372826432874510100200100002001000030037300371110201100991001001000010000000071011611297040100001003003830038300383003830038
1020430037232000000612954725101001001000010010000500427716003001830037300372826432874510100200100002001000030037300371110201100991001001000010000000071011611296330100001003003830038300383003830038
1020430037233000000732954725101001001000010010000500427716003001830037300372826432874510100200100002001000030037300371110201100991001001000010000000071011611296330100001003003830038300383003830038
10204305002410000001032954725101001001000010010000500427716013001830037300372826432874510100200100002001000030037300371110201100991001001000010000000071011611296330100001003003830038300383003830038

1000 unrolls and 10 iterations

Result (median cycles for code): 3.0037

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)181e1f3a3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)ea? simd retires (ee)? int retires (ef)f5f6f7f8fd
10024300372330000006129547251001010100001010000504277160130018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296290010000103003830038300383003830038
10024300372330000008229547251001010100001010000504277160130018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296290010000103003830038300383003830038
100243003723301239661606129547251001010100001010000504277160030018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296291010000103003830038300383003830038
10024300372330000006129547251001010100001010000504277160130018300373003728286328767100102010000201000030037300371110021109101010000100000003064021622296290010000103003830038300383003830038
10024300372330000006129547251001010100001010000504277160130018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296290010000103003830038300383003830038
10024300372330000006129547251001010100001010000504277160130018300853003728286328767100102010000201000030037300371110021109101010000100000000064021622296290110000103003830038300383003830038
10024300372330000006129547251001010100001010000504277160130018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296290010000103003830038300383003830038
10024300372330000006129547251001010100001010000504277160130018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296290010000103003830038300383003830038
100243003723200000072629547251001010100001010000504277160130018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296290010000103003830038300383003830038
10024300372330000006129547251001010100001010000504277160030018300373003728286328767100102010000201000030037300371110021109101010000100000000064021622296290010000103003830038300383003830038

Test 3: throughput

Count: 8

Code:

  ucvtf h0, h8, #3
  ucvtf h1, h8, #3
  ucvtf h2, h8, #3
  ucvtf h3, h8, #3
  ucvtf h4, h8, #3
  ucvtf h5, h8, #3
  ucvtf h6, h8, #3
  ucvtf h7, h8, #3
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2506

retire uop (01)cycle (02)03mmu table walk data (08)090e18191e1f3f5051schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acbranch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
80204200681560000000300258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000001115118021622200360800001002004020040200402004020040
80204200391560000000300258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000031115118021612200360800001002004020040200402004020040
802042003915500000007220023258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000001115118021622200360800001002004020040200402004020040
802042003915600000007220023258010810080008100800205006401961200292004020058997769990801202008003220080032200392003911802011009910010080000100000001115118011622200360800001002004020040200402004020040
80204200391560000000580258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000001115118021612200360800001002004020040200402004020040
80204200391550000000360258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000001115118021622200360800001002004020040200402004020040
80204200391550000000360258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000001115118021622200360800001002004020040200402004020040
802042003915600000003860258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000001115118011622200360800001002004020040200402004020040
80204200391560000000320258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000001115118011612200360800001002004020040200402004020040
802042003915600000003002580108100800081008002050064013212002020039200399977699908012020080032200800322003920039218020110099100100800001000031032225128032332200450800001002004920049200502004920049

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)0309181e1f3a3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)l1d cache writeback (a8)acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0eaeb? simd retires (ee)? int retires (ef)f5f6f7f8fd
80024200391560066004025800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000200502015161212200360080000102004020040200402004020040
800242003915500000402580010108000010800005064000002002020039200399996310019800102080000208000020039200391180021109101080000100000050201116108200360080000102004020040200402004020040
8002420039156000008225800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000000502011161413200360080000102004020040200402004020040
8002420039156000004025800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000000502014161412200360080000102004020040200402004020040
800242003915500000402580010108000010800005064000012002020039200399996310019800102080000208000020039200391180021109101080000100000050201316131120036103080000102004020040200402004020040
8002420039155010004025800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000000502012161213200360080000102004020040200402004020040
8002420039155000004025800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000000502012161011200360080000102004020040200402004020040
8002420039155000004025800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000000502013161113200360080000102004020040200402004020040
8002420039155000008225800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000000502014161313200360080000102004020040200402004020040
8002420039156000004025800101080000108000050640000120020200392003999963100198001020800002080000200392003911800211091010800001000000502010161010200360080000102004020040200402004020040