Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

UHSUB (vector, 8H)

Test 1: uops

Code:

  uhsub v0.8h, v0.8h, v1.8h
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)cfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037160611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037150611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038
10042037160611687251000100010002646800201820372037157231895100010002000203720371110011000073216221787100020382038203820382038

Test 2: Latency 1->2

Code:

  uhsub v0.8h, v0.8h, v1.8h
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03191e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9faccfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
10204200371500061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10204200371500084196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10204200371501061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002008720038200382003820038
10204200371850061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10204200371500061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10204200371500061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10205200371500061196872510100100100001001000050028476802001820037200371842231874510100200106662002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10204200371500061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10204200371500061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038
10204200371500061196872510100100100001001000050028476802001820037200371842231874510100200100002002000020037200371110201100991001001000010007102162219791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)1e3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
100242003715000061196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
100242003715000061196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
100242003715000061196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820086
1002420037150000170196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150000251196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
100242003715000061196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
100242003715000061196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
100242003715000061196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
1002420037150009726196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216221978510000102003820038200382003820038
100242003715000061196872510010101000010100005028476801200182003720037184443187671001020100002020000200372003711100211091010100001000640216021978510000102003820038200382003820038

Test 3: Latency 1->3

Code:

  uhsub v0.8h, v1.8h, v0.8h
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03181e3a3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
102042003715000094319687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037111020110099100100100001000007101161119791100001002003820038200382003820038
10204200371500006119687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037111020110099100100100001000007101161119791100001002003820038200382003820038
102042003715000022019687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037111020110099100100100001000007101161119791100001002003820038200382003820038
102042003715000017919687251010010010000100100005002847680200182003720037184223187451010020010000200200002017820037111020110099100100100001000007101161119791100001002003820086200382003820038
102042003715000019119687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037111020110099100100100001000007101161119791100001002003820038200382003820038
10204200371490006119687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037111020110099100100100001000007101161119791100001002003820038200382003820038
10204200371500006119687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037111020110099100100100001000007101161219791100001002003820038200382003820038
10204200371500006119687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037211020110099100100100001000797101161119791100001002003820038200382003820038
10204200371500006119687251010010010000100100005002847680200182003720037184223187451010020010662200200002003720037111020110099100100100001000007101161119791100001002003820038200382003820038
10204200371500006119687251010010010000100100005002847680200182003720037184223187451010020010000200200002003720037111020110099100100100001000007101161119791100001002003820038200382003820038

1000 unrolls and 10 iterations

Result (median cycles for code): 2.0037

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
100242003715000000306119687251001010100001010000502847680120018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
100242003715000000006119687251001010100001010000502847680120018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
100242003715000000006119687251001010100001010000502847680120018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
100242003715000000006119687251001010100001010000502847680020018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
1002420037150000004806119687251001010100001010000502847680020018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
100242003715000000006119687251001010100001010000502847680020018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
100242003715000000006119687251001010100001010000502847680020018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
1002420037150000001206119687251001010100001010000502847680020018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
1002420037150000001506119687251001010100001010000502847680020018200372003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038
100242003715000000006119687251001010100001010000502847680020018202252003718444318767100102010000202000020037200371110021109101010000100000006402162219785010000102003820038200382003820038

Test 4: throughput

Count: 8

Code:

  uhsub v0.8h, v8.8h, v9.8h
  uhsub v1.8h, v8.8h, v9.8h
  uhsub v2.8h, v8.8h, v9.8h
  uhsub v3.8h, v8.8h, v9.8h
  uhsub v4.8h, v8.8h, v9.8h
  uhsub v5.8h, v8.8h, v9.8h
  uhsub v6.8h, v8.8h, v9.8h
  uhsub v7.8h, v8.8h, v9.8h
  movi v8.16b, 9
  movi v9.16b, 10

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)0318191e1f3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)st unit uop (a7)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
802042004815000129040258010010080000100800005006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100000000511021611200350800001002003920039200392003920039
80204200381504000168258010010080000100800005006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100000020511011611200350800001002003920039200392003920039
8020420249150006040258010010080000100800005006400002001920038200389973399968010020080000200160000200382003851802011009910010080000100003000511011611200350800001002003920039200392003920039
8020420038150003040258010010080000100800005006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100200000511011611200350800001002003920039200392003920039
802042003815000450210258010010080000100800005006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100000000511011611200350800001002003920039200392009120039
8020420038150000040258010010080000100800005006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100000000511011611200350800001002003920041200892003920039
802042003815000120402580100100800001008000050064000020019200382003899733999680100200800002001600002003820038118020110099100100800001000000005110116112003525800001002003920039200392003920039
80204200381500018040258010010080000100803945006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100000000511011611201180800001002003920039200392003920039
802042003815000240103258010010080000100800005006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100000000511011611200350800001002003920039200392003920039
8020420038150000040258010010080000100800005006400002001920038200389973399968010020080000200160000200382003811802011009910010080000100000000511011611200350800001002003920039200392003920039

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03181e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
8002420048150018392580010108000010800005064000020019200382003899963100188001020800002016000020038200381180021109101080000100020005020516342003580000102003920039200392003920039
8002420038150008125800101080000108000050640000200192003820038999612100188001020800002016000020038200381180021109101080000100000005020316332003580000102003920039200392003920039
800242003815009392580010108000010800005064000020019200382003899963100188001020800002016000020038200381180021109101080000100000005020216232003580000102003920039200392003920039
800242003815003392580010108000010800005064000020019200382003899963100188001020800002016000020038200881180021109101080000100000005020316332003580000102003920039200392003920039
800242003815009392580010108000010800005064000020019200382003899963100188001020800002016000020038200381180021109101080000100000005020316442003580000102003920039200392003920039
800242003815009392580010108000010800005064000020019200382003899963100188001020800002016000020038200381180021109101080000100000005020216332003580000102003920039200392003920039
80024200381500189132580010108000010800005064000020019200382003899963101268001020800002016000020038200381180021109101080000100000005020316332003580000102003920039200392003920039
8002420038150048392580010108000010800005064000020019200382003899963100188001020800002016000020038200381180021109101080000100000005020316232003580000102003920039200392003920039
8002420038150003925800101080000108000050640000200192003820038100053100188001020800002016000020038200381180021109101080000100010005020216332003580000102003920039200392003920039
8002420038150098942580010108000010800005064000020019200382003899963100188001020800002016000020038200381180021109101080000100200005020316332003580000102003920039200392003920039