Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

UQRSHRN (H)

Test 1: uops

Code:

  uqrshrn b0, h0, #3
  movi v0.16b, 1
  movi v1.16b, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 0.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 1.000

retire uop (01)cycle (02)031e3f4e51schedule uop (52)schedule simd uop (54)dispatch simd uop (57)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map simd uop (7e)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst simd alu (9a)l1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? simd retires (ee)f5f6f7f8fd
1004303723061254725100010001000398160030183037303724143289510001000100030373037111001100050073216222629100030383038303830383038
1004303722961254725100010001000398160030183037303724143289510001000100030373037111001100010073216222629100030383038303830383038
1004303723061254725100010001000398160030183037303724143289510001000100030373037111001100004291373216222629100030383038303830383038
1004303722061254725100010001000398160030183037303724143289510001000100030373037111001100000073216222629100030383038303830383038
1004303723061254725100010001000398160030183037303724143289510001000100030373037111001100000073216222629100030383038303830383038
1004303723061254725100010001000398160030183037303724143289510001000100030373037111001100000073216222629100030383038303830383038
1004303722061254725100010001000398160030183037303724143289510001000100030373037111001100000373216222629100030383038303830383038
1004303722061254725100010001000398160030183037303724143289510001000100030373037111001100000073216222629100030383038303830383038
1004303723061254725100010001000398160030183037303724143289510001000100030373037111001100010373216222629100030383038303830383038
1004303723061254725100010001000398160030183037303724143289510001000100030373037111001100010073216222629100030383038303830383038

Test 2: Latency 1->2

Code:

  uqrshrn b0, h0, #3
  movi v0.16b, 1
  movi v1.16b, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 3.0037

retire uop (01)cycle (02)03mmu table walk data (08)l2 tlb miss data (0b)18191e1f3a3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
1020430037225000224006129529251010010010000100100005004277570130018300373003728265328745101002001000020010000300373008411102011009910010010000100000100071011611296330100001003003830038300383003830038
102043003722500000006129547251010010010000100100005004277160030018300373003728264328745101002001000020010000300373003711102011009910010010000100000100071011611296330100001003003830038300383003830038
102043003722500009006129547251010010010000100100005004277160030018300373003728264328745101002001000020010000300373003711102011009910010010000100000000071021611296330100001003003830038300383003830038
1020430037225000015006129547251010010010000100100005004277160030018300373003728264328745101002001000020010000300373003721102011009910010010000100000100071011611296690100001003003830038300383003830038
102043003722500000006129547251012510010000100100005004277160030018300373003728264328745101002001000020010000300373003711102011009910010010000100000000071011611296330100001003003830038300383003830038
1020430037225000000025129547251010010010000100100005004277160030018300373003728264328745101002001000020010000300373003711102011009910010010000100000000071011611296330100001003003830038300383003830038
102043003722500000006129547251010010010000100100005004277160030018300373003728264328745101002001000020010000300373003711102011009910010010000100000000071011611296330100001003003830038300383003830038
102043003722500000006129547251010010010000100100005004277160030018300373003728264328745101002001000020010000300373003711102011009910010010000100000103071012511296330100001003003830038300383003830038
102043003722500000006129529251010010010000100100005004277160030018300373003728264328745101002001000020010000300373003711102011009910010010000100000000071011612296330100001003003830038300383003830038
102043003722500006006129547251010010010000100100005004277160130018300373003728264328745101002001000020010000300373003711102011009910010010000100000000071011611296330100001003003830038300383003830038

1000 unrolls and 10 iterations

Result (median cycles for code): 3.0037

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)18191e1f3a3f4e51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)6061696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2cfd0d5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? simd retires (ee)? int retires (ef)f5f6f7f8fd
10024300372250000000012629547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002162229629010000103003830038300383003830038
100243003722500000000213329547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002163229629010000103003830038301323003830038
10024300372250000000025029547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002162229629010000103003830038300853013330038
1002430037225000000006129547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002162229629010000103003830038300383003830038
10024300372250000000029129547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002162229629010000103003830038300383003830038
1002430037225000000006129547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002162229629010000103003830038300383003830038
1002430037225000000006129547251001010100001010000504277160003001830037300372828632876710611201000020100003003730037111002110910101000010000000064002162229629010000103003830038300383003830038
1002430037225000000006129547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002162229629010000103003830038300383003830038
1002430037225000000006129547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000000064002162229629010000103003830038300383003830038
1002430037225000000006129547251001010100001010000504277160003001830037300372828632876710010201000020100003003730037111002110910101000010000100064002162229629010000103003830085301333003830038

Test 3: throughput

Count: 8

Code:

  uqrshrn b0, h8, #3
  uqrshrn b1, h8, #3
  uqrshrn b2, h8, #3
  uqrshrn b3, h8, #3
  uqrshrn b4, h8, #3
  uqrshrn b5, h8, #3
  uqrshrn b6, h8, #3
  uqrshrn b7, h8, #3
  movi v8.16b, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03mmu table walk data (08)1e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfmap dispatch bubble (d6)dde0? simd retires (ee)? int retires (ef)f5f6f7f8fd
80204200581500030258010810080008100800205006401321200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511816020036800001002004020040200402004020040
80204200391500030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511816020036800001002004020040200402004020040
80204200391500030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100007111511816020036800001002004020040200402004020040
80204200901500030448010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100200111511816020036800001002004020040200402004020040
802042003915000118258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511816020036800001002004020040200402004020040
802042003915000528258010810080008100800205006401320200202003920039997769990801202008003220080451200392003911802011009910010080000100000111511816020036800001002004020040200402004020040
802042003915003310258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511816020036800001002004020040200402004020040
80204200391500030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511816020036800001002004020040200402004020040
80204200391500030258010810080008100800205006401320200202003920039997769990801202008003220080032200392003911802011009910010080000100000111511816020036800001002004020040200402004020040
80204200391500030258010810080008100800205006401320200202003920039997769990801202008013620080032200392003911802011009910010080000100000111511816020036800001002004020040200402004020040

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.2505

retire uop (01)cycle (02)03mmu table walk instruction (07)mmu table walk data (08)l2 tlb miss data (0b)191e3f51schedule uop (52)schedule int uop (53)schedule simd uop (54)dispatch int uop (56)dispatch simd uop (57)int uops in schedulers (59)ldst uops in schedulers (5b)60696d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map simd uop (7e)map int uop inputs (7f)map simd uop inputs (81)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)inst simd alu (9a)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)daddfetch restart (de)e0? simd retires (ee)? int retires (ef)f5f6f7f8fd
800242005015000000402580010108000010800005064000002002020039200399996310019800102080000208000020039200391180021109101080000100050207160872003680000102004020040200402004020040
8002420039150000004525800101080000108000050640000020020200392003999963100198001020800002080000200392003911800211091010800001000502010160662003680000102004020040200402004020040
8002420039150000004025800101080000108000050640000120020200392003999963100198001020800002080000200392003911800211091010800001000502010160752003680000102004020040200402004020040
800242003915000000402580010108000010800005064000012002020039200399996310019800102080000208000020039200391180021109101080000100050207160572003680000102004020040200402004020040
8002420039150000001052580010108000010800005064000012002020039200399996310019800102080000208000020039200391180021109101080000100050206160782003680000102004020040200402004020040
800242003915000000402580010108000010800005064000002002020039200399996310019800102080000208000020039200391180021109101080000100050208160562003680000102004020040200402004020040
800242003915000000402580010108000010800005064000012002020039200399996310019800102080000208000020039200391180021109101080000100050209160772003680000102004020040200402004020040
800242003915000000402580010108000010800005064000012002020039200399996310019800102080000208000020039200391180021109101080000100050209160862003680000102004020040200402004020040
8002420039150000003992580010108000010800005064000012002020039200399996310019800102080000208000020039200391180021109101080000100050208160552003680000102004020040200402004020040
80024200391500000051525800101080000108000050640000120020200392003999963100198001020800002080000200392003911800211091010800001000502010160562003680000102004020040200402004020040