Apple Microarchitecture Research by Dougall Johnson

M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions
M1/A14 E-core (Icestorm):  Overview | Base Instructions | SIMD and FP Instructions

UXTH

Test 1: uops

Code:

  uxth w0, w0
  mov x0, 1
  mov x1, 2

(no loop instructions)

1000 unrolls and 1 iteration

Retires: 1.000

Issues: 1.000

Integer unit issues: 1.000

Load/store unit issues: 0.000

SIMD/FP unit issues: 0.000

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)606d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst int alu (97)l1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
1004103570618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916110351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103580618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103580618622510001000100016916110351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103589618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916010351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103580618622510001000100016916110351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103580618622510001000100016916110351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916110351035728386810001000100010354111100110000073241229371000100010361036103610361036
1004103570618622510001000100016916110351035728386810001000100010354111100110000073241229371000100010361036103610361036

Test 2: Latency 1->2

Code:

  uxth w0, w0
  mov x0, 1
  mov x1, 2

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)a9accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
102041003575025198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
102041003575066987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100001271013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010000371013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010050671013711994110000101001003610036100361003610036
10204100357606198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010030371013711994110000101001003610036100361003610036
102041003575061987725101001010010100886644969551003510035858038722101001020010200100354111102011009910010100100430071013711994110000101001003610036100361003610036
10204100357506198772510100101001010088664496955100351003585803872210100102001020010035411110201100991001010010000071013711994110000101001003610036100361003610036

1000 unrolls and 10 iterations

Result (median cycles for code): 1.0035

retire uop (01)cycle (02)031e3f4d51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d cache writeback (a8)accfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
100241003575061986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064034122994010000100101003610036100361003610036
100241003575061986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
100241003575082986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
1002410035760362986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
1002410035760103986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
100241003575082986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
100241003575061986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
100241003575061986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036
100241003575061986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010069100101003610036100361003610036
100241003575061986325100101001010010887844969551003510035860238740100101002010020100354111100211091010010100064024122994010000100101003610036100361003610036

Test 3: throughput

Count: 8

Code:

  uxth w0, w8
  uxth w1, w8
  uxth w2, w8
  uxth w3, w8
  uxth w4, w8
  uxth w5, w8
  uxth w6, w8
  uxth w7, w8
  mov x8, 9

(fused SUBS/B.cc loop)

100 unrolls and 100 iterations

Result (median cycles for code divided by count): 0.1674

retire uop (01)cycle (02)03mmu table walk data (08)09l2 tlb miss data (0b)0f18191e1f3f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)60696a6d6emap stall dispatch (70)int prf full (71)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fl1d tlb access (a0)l1d tlb miss (a1)ld unit uop (a6)l1d cache writeback (a8)a9acc2branch cond mispred nonspec (c5)branch mispred nonspec (cb)cdcfd5map dispatch bubble (d6)ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
80204134141000002001205127801368013680148400710049103101339013390332606333680148802648026413390391180201100991008010010000000001115119016001338780036801001339113391133911339113391
80204133901000000000015327801368013680148400710149103101339013390332606333680148802648026413390391180201100991008010010000000001115120016001338780036801001339113391133911347713391
802041339010000000000206278013680136801484007100491031013390133903326063336801488026480264133903911802011009910080100100000006901115119016001338780036801001339113391133911339113391
80204133901000000000015427801368013680148400710049103101339013390332606333680148802648026413390391180201100991008010010000000001115119016001338780036801001339113391133911339113391
80204133901010000000028278013680136801484007101491031013390133903326063336801488026480264133903911802011009910080100100000004501115119016001338780036801001339113391133911339113391
802041339010000000000174278013680136801484007101491031013390133903326063336801488026480264133903911802011009910080100100000004501115119016001338780036801001339113391133911339113391
8020413390100000000002827801368013680148400710049103101339013390332606333680148802648026413390391180201100991008010010000000001115119016001338780036801001339113391133911339113391
80204133901000000000028278013680136801484007100491031013390133903326063336801488026480264133903911802011009910080100100000006301115119016001338780036801001339113391133911339113391
80204133901000000001620286680136801368014840071014910310133901339033260633368014880264803921343839218020110099100801001002020023501115119016001338780036801001339113391133911339113477
8020413390100000000002827801368013680148400710149103101339013390332606333680148802648026413390391180201100991008010010000000001115119016001338780036801001339113391133911339113391

1000 unrolls and 10 iterations

Result (median cycles for code divided by count): 0.1671

retire uop (01)cycle (02)033f51schedule uop (52)schedule int uop (53)dispatch int uop (56)int uops in schedulers (59)696a6d6emap stall dispatch (70)map rewind (75)map stall (76)dispatch uop (78)map int uop (7c)map int uop inputs (7f)8283flush restart other nonspec (84)85inst all (8c)inst branch (8d)inst branch taken (90)inst branch cond (94)inst int alu (97)9fld unit uop (a6)l1d cache writeback (a8)cfd5map dispatch bubble (d6)d9ddfetch restart (de)e0? int output thing (e9)? int retires (ef)f5f6f7f8fd
8002413388100772580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201190111336880000800101337213372133721337213372
8002413371100352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201190111336880000800101337213372133721337213372
8002413371100352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201190111336880000800101337213372133721337213372
8002413371100352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100150201190111336880000800101337213372133721337213372
8002413371100352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201190111336880000800101337213372133721337213372
8002413371100582580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201190111336880000800101337213372133721337213372
8002413371100352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201190111336880000800101337213372133721337213372
8002413371101352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201190111336880000800101337213372133721337213372
8002413371100352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100050201192111336880000800101337213372133721337213372
8002413371100352580010800108001040005049102911337113371333033348800108002080020133713911800211091080010100150201190111336880000800101337213372133721337213372