Apple Microarchitecture Research by Dougall Johnson M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions M1/A14 E-core (Icestorm): Overview | Base Instructions | SIMD and FP Instructions
Code:
add x0, x0, w1, sxth
mov x0, 1 mov x1, 2
(no loop instructions)
Retires: 1.000
Issues: 2.000
Integer unit issues: 2.001
Load/store unit issues: 0.000
SIMD/FP unit issues: 0.000
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
1004 | 2030 | 2001 | 2001 | 1000 | 52265 | 1000 | 1000 | 2000 | 2001 | 1000 |
Code:
add x0, x0, w1, sxth
mov x0, 1 mov x1, 2
(fused SUBS/B.cc loop)
Result (median cycles for code): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10204 | 20030 | 20101 | 20101 | 10104 | 529143 | 10104 | 10210 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
Result (median cycles for code): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule ldst uop (55) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10024 | 20030 | 20021 | 20021 | 0 | 10025 | 529220 | 10025 | 10034 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 0 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 0 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 0 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 0 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 0 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10025 | 20060 | 20035 | 20035 | 0 | 10058 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
12102 | 27596 | 21778 | 21115 | 663 | 11073 | 529197 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 0 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 0 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
Code:
add x0, x1, w0, sxth
mov x0, 1 mov x1, 2
(fused SUBS/B.cc loop)
Result (median cycles for code): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10204 | 20030 | 20101 | 20101 | 10104 | 529100 | 10104 | 10210 | 20220 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20304 | 20015 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
10204 | 20030 | 20101 | 20101 | 10104 | 529186 | 10104 | 10212 | 20224 | 20001 | 10100 |
Result (median cycles for code): 2.0030
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
10024 | 20030 | 20021 | 20021 | 10025 | 529197 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
10024 | 20030 | 20021 | 20021 | 10020 | 529253 | 10020 | 10020 | 20020 | 20011 | 10010 |
Count: 8
Code:
add x0, x8, w9, sxth add x1, x8, w9, sxth add x2, x8, w9, sxth add x3, x8, w9, sxth add x4, x8, w9, sxth add x5, x8, w9, sxth add x6, x8, w9, sxth add x7, x8, w9, sxth
mov x8, 9 mov x9, 10
(fused SUBS/B.cc loop)
Result (median cycles for code divided by count): 0.6675
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | map ldst uop inputs (80) | ? int output thing (e9) | ? ldst retires (ed) | ? simd retires (ee) | ? int retires (ef) |
80204 | 53429 | 160118 | 160118 | 80131 | 1360556 | 80129 | 80234 | 160268 | 0 | 160016 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160272 | 0 | 160017 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160272 | 0 | 160017 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160272 | 0 | 160017 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160272 | 0 | 160017 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160272 | 0 | 160017 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160272 | 0 | 160017 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160376 | 0 | 160059 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160370 | 0 | 160060 | 0 | 0 | 80100 |
80204 | 53404 | 160117 | 160117 | 80130 | 1360838 | 80130 | 80236 | 160272 | 0 | 160017 | 0 | 0 | 80100 |
Result (median cycles for code divided by count): 0.6671
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | dispatch int uop (56) | int uops in schedulers (59) | dispatch uop (78) | map int uop (7c) | map int uop inputs (7f) | ? int output thing (e9) | ? int retires (ef) |
80024 | 53402 | 160039 | 160039 | 80051 | 1359646 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359903 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1360568 | 80099 | 80109 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359903 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359903 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359903 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359903 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359903 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359903 | 80020 | 80020 | 160020 | 160011 | 80010 |
80024 | 53371 | 160021 | 160021 | 80020 | 1359885 | 80020 | 80020 | 160020 | 160011 | 80010 |