Apple Microarchitecture Research by Dougall Johnson M1/A14 P-core (Firestorm): Overview | Base Instructions | SIMD and FP Instructions M1/A14 E-core (Icestorm): Overview | Base Instructions | SIMD and FP Instructions
Code:
cmge v0.16b, v0.16b, #0
movi v0.16b, 1 movi v1.16b, 2
(no loop instructions)
Retires: 1.000
Issues: 1.000
Integer unit issues: 0.001
Load/store unit issues: 0.000
SIMD/FP unit issues: 1.000
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | dispatch simd uop (57) | ldst uops in schedulers (5b) | dispatch uop (78) | map simd uop (7e) | map simd uop inputs (81) | ? int output thing (e9) | ? simd retires (ee) |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
1004 | 2033 | 1001 | 1 | 1000 | 1000 | 50248 | 1000 | 1000 | 1000 | 1 | 1000 |
Code:
cmge v0.16b, v0.16b, #0
movi v0.16b, 1 movi v1.16b, 2
(fused SUBS/B.cc loop)
Result (median cycles for code): 2.0033
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | dispatch int uop (56) | dispatch simd uop (57) | int uops in schedulers (59) | ldst uops in schedulers (5b) | dispatch uop (78) | map int uop (7c) | map simd uop (7e) | map int uop inputs (7f) | map simd uop inputs (81) | ? int output thing (e9) | ? simd retires (ee) | ? int retires (ef) |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10006 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
10204 | 20033 | 10101 | 101 | 10000 | 100 | 10000 | 300 | 509248 | 10100 | 200 | 10004 | 200 | 10004 | 1 | 10000 | 100 |
Result (median cycles for code): 2.0033
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | dispatch int uop (56) | dispatch simd uop (57) | dispatch ldst uop (58) | int uops in schedulers (59) | simd uops in schedulers (5a) | ldst uops in schedulers (5b) | dispatch uop (78) | map int uop (7c) | map ldst uop (7d) | map simd uop (7e) | map int uop inputs (7f) | map simd uop inputs (81) | ? int output thing (e9) | ? simd retires (ee) | ? int retires (ef) |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509247 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10025 | 20066 | 10029 | 21 | 10008 | 20 | 10034 | 0 | 70 | 0 | 509247 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
10024 | 20033 | 10021 | 21 | 10000 | 20 | 10000 | 0 | 70 | 0 | 509248 | 10020 | 20 | 0 | 10000 | 20 | 10000 | 11 | 10000 | 10 |
Count: 8
Code:
cmge v0.16b, v8.16b, #0 cmge v1.16b, v8.16b, #0 cmge v2.16b, v8.16b, #0 cmge v3.16b, v8.16b, #0 cmge v4.16b, v8.16b, #0 cmge v5.16b, v8.16b, #0 cmge v6.16b, v8.16b, #0 cmge v7.16b, v8.16b, #0
movi v8.16b, 9
(fused SUBS/B.cc loop)
Result (median cycles for code divided by count): 0.5004
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | dispatch int uop (56) | dispatch simd uop (57) | dispatch ldst uop (58) | int uops in schedulers (59) | simd uops in schedulers (5a) | ldst uops in schedulers (5b) | dispatch uop (78) | map int uop (7c) | map ldst uop (7d) | map simd uop (7e) | map int uop inputs (7f) | map simd uop inputs (81) | ? int output thing (e9) | ? simd retires (ee) | ? int retires (ef) |
80204 | 40059 | 80105 | 101 | 80004 | 100 | 80008 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
80204 | 40034 | 80107 | 101 | 80006 | 100 | 80010 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
80204 | 40034 | 80105 | 101 | 80004 | 100 | 80008 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
80204 | 40034 | 80105 | 101 | 80004 | 100 | 80008 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80060 | 1 | 80000 | 100 |
80204 | 40043 | 80105 | 101 | 80004 | 100 | 80008 | 1054 | 38112 | 10724 | 320937 | 83010 | 2730 | 1269 | 80064 | 200 | 80058 | 1 | 80000 | 100 |
80204 | 40034 | 80107 | 101 | 80006 | 100 | 80010 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
80204 | 40034 | 80105 | 101 | 80004 | 100 | 80008 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
80204 | 40034 | 80105 | 101 | 80004 | 100 | 80008 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
80204 | 40034 | 80105 | 101 | 80004 | 100 | 80008 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
80204 | 40034 | 80105 | 101 | 80004 | 100 | 80008 | 0 | 300 | 0 | 320036 | 80108 | 200 | 0 | 80012 | 200 | 80012 | 1 | 80000 | 100 |
Result (median cycles for code divided by count): 0.5004
retire uop (01) | cycle (02) | schedule uop (52) | schedule int uop (53) | schedule simd uop (54) | dispatch int uop (56) | dispatch simd uop (57) | dispatch ldst uop (58) | int uops in schedulers (59) | simd uops in schedulers (5a) | ldst uops in schedulers (5b) | dispatch uop (78) | map int uop (7c) | map ldst uop (7d) | map simd uop (7e) | map int uop inputs (7f) | map simd uop inputs (81) | ? int output thing (e9) | ? simd retires (ee) | ? int retires (ef) |
80024 | 40158 | 80027 | 21 | 80006 | 20 | 80010 | 0 | 70 | 0 | 320044 | 80030 | 20 | 0 | 80016 | 20 | 80064 | 11 | 80000 | 10 |
80024 | 40044 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |
80024 | 40034 | 80021 | 21 | 80000 | 20 | 80000 | 0 | 70 | 0 | 320000 | 80020 | 20 | 0 | 80000 | 20 | 80000 | 11 | 80000 | 10 |